MX164336B - Aparato y metodo para sincronizar los bordes de entrada de un par de seeales digitales - Google Patents

Aparato y metodo para sincronizar los bordes de entrada de un par de seeales digitales

Info

Publication number
MX164336B
MX164336B MX2460A MX246086A MX164336B MX 164336 B MX164336 B MX 164336B MX 2460 A MX2460 A MX 2460A MX 246086 A MX246086 A MX 246086A MX 164336 B MX164336 B MX 164336B
Authority
MX
Mexico
Prior art keywords
flip
circuit
pair
flop
synchronizer
Prior art date
Application number
MX2460A
Other languages
English (en)
Inventor
Srikumar R Chandran
Mark S Walker
Original Assignee
Tandem Computers Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tandem Computers Inc filed Critical Tandem Computers Inc
Publication of MX164336B publication Critical patent/MX164336B/es

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/15Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
    • H03K5/151Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with two complementary outputs
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/12Synchronisation of different clock signals provided by a plurality of clock generators
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/135Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0016Arrangements for synchronising receiver with transmitter correction of synchronization errors
    • H04L7/0045Correction by a latch cascade

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Hardware Redundancy (AREA)
  • Moving Of Heads (AREA)
  • Machines For Laying And Maintaining Railways (AREA)
  • Railway Tracks (AREA)
  • Synchronizing For Television (AREA)
  • Emergency Protection Circuit Devices (AREA)
  • Microwave Amplifiers (AREA)
  • Time-Division Multiplex Systems (AREA)
  • Manipulation Of Pulses (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Tests Of Electronic Circuits (AREA)
MX2460A 1985-05-10 1986-05-12 Aparato y metodo para sincronizar los bordes de entrada de un par de seeales digitales MX164336B (es)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US06/733,293 US4700346A (en) 1985-05-10 1985-05-10 Self-checking, dual railed, leading edge synchronizer

Publications (1)

Publication Number Publication Date
MX164336B true MX164336B (es) 1992-08-04

Family

ID=24947021

Family Applications (1)

Application Number Title Priority Date Filing Date
MX2460A MX164336B (es) 1985-05-10 1986-05-12 Aparato y metodo para sincronizar los bordes de entrada de un par de seeales digitales

Country Status (9)

Country Link
US (1) US4700346A (es)
EP (1) EP0202085B1 (es)
JP (1) JPS6231440A (es)
AT (1) ATE81427T1 (es)
AU (1) AU566221B2 (es)
CA (1) CA1253926A (es)
DE (1) DE3686902T2 (es)
MX (1) MX164336B (es)
NO (1) NO171617C (es)

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AU568977B2 (en) 1985-05-10 1988-01-14 Tandem Computers Inc. Dual processor error detection system
FR2608863B1 (fr) * 1986-12-19 1994-04-29 Nec Corp Circuit integre logique comportant des bascules electroniques d'entree et de sortie pour stabiliser les durees des impulsions
US4821295A (en) * 1987-11-30 1989-04-11 Tandem Computers Incorporated Two-stage synchronizer
US5117442A (en) * 1988-12-14 1992-05-26 National Semiconductor Corporation Methods and circuits for synchronizing signals in a modular redundant fault tolerant computer system
EP0379279A3 (en) * 1989-01-17 1991-09-11 Marconi Instruments Limited Data transmission synchroniser
US5128947A (en) * 1989-06-30 1992-07-07 Motorola, Inc. Self-checking memory cell array apparatus
US5032743A (en) * 1990-05-09 1991-07-16 National Semiconductor Corporation Skew clamp
US5384781A (en) * 1991-02-11 1995-01-24 Tektronix, Inc. Automatic skew calibration for multi-channel signal sources
US5260952A (en) * 1991-04-30 1993-11-09 Ibm Corporation Fault tolerant logic system
US6097775A (en) * 1998-02-17 2000-08-01 Lsi Logic Corporation Method and apparatus for synchronously transferring signals between clock domains
US6173351B1 (en) * 1998-06-15 2001-01-09 Sun Microsystems, Inc. Multi-processor system bridge
US6617901B1 (en) 2001-04-27 2003-09-09 Cypress Semiconductor Corp. Master/dual-slave D type flip-flop
US7506293B2 (en) * 2006-03-22 2009-03-17 Synopsys, Inc. Characterizing sequential cells using interdependent setup and hold times, and utilizing the sequential cell characterizations in static timing analysis
US11025240B2 (en) * 2016-12-14 2021-06-01 Mediatek Inc. Circuits for delay mismatch compensation and related methods
KR102617240B1 (ko) * 2017-02-28 2023-12-27 에스케이하이닉스 주식회사 반도체 장치

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
BE788129A (fr) * 1971-08-30 1973-02-28 Siemens Ag Element de memoire electronique pour installations de traitement de donnees digitales a haute fiabilite en particulier pourle service de securite ferroviaire
DE2938228C2 (de) * 1979-09-21 1982-02-25 Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt Verfahren und Schaltung zur Synchronisation
US4328583A (en) * 1980-09-08 1982-05-04 Rockwell International Corporation Data bus fault detector
US4342112A (en) * 1980-09-08 1982-07-27 Rockwell International Corporation Error checking circuit
JPS5854756A (ja) * 1981-09-28 1983-03-31 Hitachi Ltd 多重伝送システムの信号診断方法およびその診断装置
US4525635A (en) * 1982-12-15 1985-06-25 Rca Corporation Transient signal suppression circuit
US4551836A (en) * 1983-06-22 1985-11-05 Gte Automatic Electric Incorporated Cross-copy arrangement for synchronizing error detection clock signals in a duplex digital system
US4589066A (en) * 1984-05-31 1986-05-13 General Electric Company Fault tolerant, frame synchronization for multiple processor systems

Also Published As

Publication number Publication date
CA1253926A (en) 1989-05-09
DE3686902D1 (de) 1992-11-12
DE3686902T2 (de) 1993-02-18
EP0202085A2 (en) 1986-11-20
NO171617C (no) 1993-04-07
US4700346A (en) 1987-10-13
AU5720386A (en) 1986-11-13
NO861862L (no) 1986-11-11
EP0202085B1 (en) 1992-10-07
JPS6231440A (ja) 1987-02-10
ATE81427T1 (de) 1992-10-15
EP0202085A3 (en) 1988-03-16
NO171617B (no) 1992-12-28
JPH04303B2 (es) 1992-01-07
AU566221B2 (en) 1987-10-15

Similar Documents

Publication Publication Date Title
MX164336B (es) Aparato y metodo para sincronizar los bordes de entrada de un par de seeales digitales
SE8405090L (sv) Vlsi-krets som er uppdelad i isokrona regioner, sett for maskinell konstruktion av en sadan krets och sett for maskinell testning av en sadan krets
TW428129B (en) Data path clock skew management in a dynamic power management environment
AU1082099A (en) Method and apparatus for coupling signals between two circuits operating in different clock domains
KR950003948A (ko) 다중 주파수출력 클럭 발생기 시스템
EP0187504A3 (en) Digital phase correlator
KR840004282A (ko) 동기회로
KR920007138A (ko) 프로세스 모니터 회로 및 그 방법
SE7502662L (es)
SE7903969L (sv) Anordning for tidmultiplex dataoverforing vid en samlingsanordning
EP0362691A3 (en) Anti-clock skew distribution apparatus
CA2096628A1 (en) Clock phase alignment
EP0379279A2 (en) Data transmission synchroniser
US3986128A (en) Phase selective device
JPS6070840A (ja) 同期パタ−ン
SU1644147A1 (ru) Мажоритарно-резервированное устройство
MY104382A (en) Signal synchronizing system.
DK160476C (da) Fremgangsmaade til fremstilling af en kasse, samt indretning for fast men aftageligt at forbinde et kantparti for en foerste del med et kantparti for en anden del
SU1124438A1 (ru) Устройство дл блочной синхронизации цифровой системы передачи
ES541549A0 (es) Aparato para proporcionar un funcionamiento sincrono en pa- ralelo de un primer y un segundo microprocesador en una ins-talacion de ordenador
BR8602949A (pt) Disposicao para a identificacao de uma variacao do estado logico em um canal de um sinal-multiplex-n-bits
KR960001156B1 (ko) 클럭신호 전송회로
KR19980049182U (ko) 클럭분주기를 이용한 동기화 회로
SU922709A1 (ru) Устройство дл синхронизации вычислительной системы
JPS56156045A (en) Scrambling system