KR101429969B1 - 데이터 값들을 변환 및 저장하기 위한 명령들을 이용하여 써로게이트 메모리 액세싱 에이전트들을 구성하는 방법 - Google Patents
데이터 값들을 변환 및 저장하기 위한 명령들을 이용하여 써로게이트 메모리 액세싱 에이전트들을 구성하는 방법 Download PDFInfo
- Publication number
- KR101429969B1 KR101429969B1 KR1020127032413A KR20127032413A KR101429969B1 KR 101429969 B1 KR101429969 B1 KR 101429969B1 KR 1020127032413 A KR1020127032413 A KR 1020127032413A KR 20127032413 A KR20127032413 A KR 20127032413A KR 101429969 B1 KR101429969 B1 KR 101429969B1
- Authority
- KR
- South Korea
- Prior art keywords
- physical address
- surrogate
- accessing agent
- memory accessing
- memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/34—Addressing or accessing the instruction operand or the result ; Formation of operand address; Addressing modes
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/10—Address translation
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/10—Address translation
- G06F12/1027—Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/34—Addressing or accessing the instruction operand or the result ; Formation of operand address; Addressing modes
- G06F9/35—Indirect addressing
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/10—Address translation
- G06F12/1081—Address translation for peripheral access to main memory, e.g. direct memory access [DMA]
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Executing Machine-Instructions (AREA)
- Bus Control (AREA)
- Storage Device Security (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/777,324 | 2010-05-11 | ||
| US12/777,324 US8924685B2 (en) | 2010-05-11 | 2010-05-11 | Configuring surrogate memory accessing agents using non-priviledged processes |
| PCT/US2011/034095 WO2011142967A1 (en) | 2010-05-11 | 2011-04-27 | Configuring surrogate memory accessing agents using instructions for translating and storing data values |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR20130018323A KR20130018323A (ko) | 2013-02-20 |
| KR101429969B1 true KR101429969B1 (ko) | 2014-08-14 |
Family
ID=44121064
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020127032413A Active KR101429969B1 (ko) | 2010-05-11 | 2011-04-27 | 데이터 값들을 변환 및 저장하기 위한 명령들을 이용하여 써로게이트 메모리 액세싱 에이전트들을 구성하는 방법 |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US8924685B2 (enExample) |
| EP (1) | EP2569695B1 (enExample) |
| JP (2) | JP5685643B2 (enExample) |
| KR (1) | KR101429969B1 (enExample) |
| CN (2) | CN102884506B (enExample) |
| BR (1) | BR112012028622B1 (enExample) |
| TW (1) | TWI448893B (enExample) |
| WO (1) | WO2011142967A1 (enExample) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9542333B2 (en) * | 2014-12-04 | 2017-01-10 | Qualcomm Incorporated | Systems and methods for providing improved latency in a non-uniform memory architecture |
| US20160246712A1 (en) * | 2015-02-25 | 2016-08-25 | HGST Netherlands B.V. | Indirection data structures implemented as reconfigurable hardware |
| US10725689B2 (en) * | 2015-08-31 | 2020-07-28 | Hewlett Packard Enterprise Development Lp | Physical memory region backup of a volatile memory to a non-volatile memory |
| CN114385529B (zh) * | 2020-10-16 | 2024-11-01 | 瑞昱半导体股份有限公司 | 直接记忆体存取控制器、使用其之电子装置以及操作其的方法 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH05216809A (ja) * | 1992-02-06 | 1993-08-27 | Nec Corp | Dma転送方式 |
| US20080222383A1 (en) | 2007-03-09 | 2008-09-11 | Spracklen Lawrence A | Efficient On-Chip Accelerator Interfaces to Reduce Software Overhead |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3219826B2 (ja) * | 1992-02-21 | 2001-10-15 | 日本電気株式会社 | 情報処理装置 |
| JPH05250260A (ja) * | 1992-03-04 | 1993-09-28 | Toshiba Corp | 物理アドレス読出し機能を持つ仮想記憶制御方式の情報処理装置 |
| US5765022A (en) * | 1995-09-29 | 1998-06-09 | International Business Machines Corporation | System for transferring data from a source device to a target device in which the address of data movement engine is determined |
| US6470437B1 (en) * | 1999-12-17 | 2002-10-22 | Hewlett-Packard Company | Updating and invalidating store data and removing stale cache lines in a prevalidated tag cache design |
| US6681346B2 (en) * | 2000-05-11 | 2004-01-20 | Goodrich Corporation | Digital processing system including a DMA controller operating in the virtual address domain and a method for operating the same |
| US6662289B1 (en) * | 2001-05-15 | 2003-12-09 | Hewlett-Packard Development Company, Lp. | Method and apparatus for direct conveyance of physical addresses from user level code to peripheral devices in virtual memory systems |
| US7200691B2 (en) * | 2003-12-22 | 2007-04-03 | National Instruments Corp. | System and method for efficient DMA transfer and buffering of captured data events from a nondeterministic data bus |
| EP1619589B1 (fr) * | 2004-07-23 | 2007-12-26 | Stmicroelectronics SA | Procédé de programmation d'un contrôleur de DMA dans un système sur puce et système sur puce associé |
| CN100377117C (zh) | 2005-07-14 | 2008-03-26 | 中国科学院计算技术研究所 | 用于虚实地址变换及读写高速缓冲存储器的方法及装置 |
| JP2007087177A (ja) | 2005-09-22 | 2007-04-05 | Canon Inc | 情報処理装置 |
| JP2008102850A (ja) * | 2006-10-20 | 2008-05-01 | Toshiba Corp | 情報処理装置及び情報処理方法 |
| CN101556565B (zh) | 2009-01-22 | 2010-09-29 | 杭州中天微系统有限公司 | 嵌入式处理器的片上高性能dma |
| US8166276B2 (en) * | 2009-02-27 | 2012-04-24 | Advanced Micro Devices, Inc. | Translate and verify instruction for a processor |
-
2010
- 2010-05-11 US US12/777,324 patent/US8924685B2/en active Active
-
2011
- 2011-04-27 JP JP2013510119A patent/JP5685643B2/ja active Active
- 2011-04-27 CN CN201180023081.1A patent/CN102884506B/zh active Active
- 2011-04-27 WO PCT/US2011/034095 patent/WO2011142967A1/en not_active Ceased
- 2011-04-27 CN CN201510062160.3A patent/CN104598398B/zh active Active
- 2011-04-27 EP EP11722646.4A patent/EP2569695B1/en active Active
- 2011-04-27 BR BR112012028622-6A patent/BR112012028622B1/pt active IP Right Grant
- 2011-04-27 KR KR1020127032413A patent/KR101429969B1/ko active Active
- 2011-05-11 TW TW100116570A patent/TWI448893B/zh active
-
2014
- 2014-11-14 JP JP2014231747A patent/JP2015043235A/ja active Pending
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH05216809A (ja) * | 1992-02-06 | 1993-08-27 | Nec Corp | Dma転送方式 |
| US20080222383A1 (en) | 2007-03-09 | 2008-09-11 | Spracklen Lawrence A | Efficient On-Chip Accelerator Interfaces to Reduce Software Overhead |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2015043235A (ja) | 2015-03-05 |
| EP2569695A1 (en) | 2013-03-20 |
| TWI448893B (zh) | 2014-08-11 |
| US8924685B2 (en) | 2014-12-30 |
| BR112012028622A2 (pt) | 2018-05-15 |
| CN104598398A (zh) | 2015-05-06 |
| EP2569695B1 (en) | 2017-10-25 |
| KR20130018323A (ko) | 2013-02-20 |
| JP5685643B2 (ja) | 2015-03-18 |
| CN104598398B (zh) | 2017-10-31 |
| JP2013530452A (ja) | 2013-07-25 |
| CN102884506A (zh) | 2013-01-16 |
| CN102884506B (zh) | 2015-04-15 |
| BR112012028622B1 (pt) | 2020-10-13 |
| TW201209583A (en) | 2012-03-01 |
| WO2011142967A1 (en) | 2011-11-17 |
| US20110283083A1 (en) | 2011-11-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9239799B2 (en) | Memory management unit directed access to system interfaces | |
| US9361246B2 (en) | System-on-chip processing secure contents and mobile device comprising the same | |
| RU2409837C2 (ru) | Система и способ подсчета начальных нулевых разрядов и подсчета начальных единичных разрядов в цифровом процессоре сигналов | |
| KR101812727B1 (ko) | 다수의 하이퍼바이저들을 실행하는 시스템들 및 방법들 | |
| EP2591420B1 (en) | System and method to manage a translation lookaside buffer | |
| KR101429969B1 (ko) | 데이터 값들을 변환 및 저장하기 위한 명령들을 이용하여 써로게이트 메모리 액세싱 에이전트들을 구성하는 방법 | |
| WO2015138949A1 (en) | Systems and methods for supporting demand paging for subsystems in a portable computing environment with restricted memory resources | |
| US20100037028A1 (en) | Buffer Management Structure with Selective Flush | |
| JP6386099B2 (ja) | 圧縮支援のための方法、装置、コンピュータプログラム及び記憶媒体 | |
| MX2007012584A (es) | Archivos de registro no divididos unificados para un procesador de senales digital que opera en un ambiente intercalado de multi-ejecucion. | |
| EP4191421B1 (en) | Method for determining physical address, and chip system | |
| US20170024145A1 (en) | Address translation and data pre-fetch in a cache memory system | |
| KR20110033942A (ko) | 미디어 데이터의 다수의 스트림을 결합하는 시스템, 방법 또는 장치 | |
| CN110377534B (zh) | 数据处理方法及装置 | |
| KR101239272B1 (ko) | 하드웨어 프리페치 어드레스 및 산술 연산 값을 계산하기 위한 듀얼 함수 가산기 | |
| KR20080048943A (ko) | 집적 회로 장치 및 오디오 처리 장치 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A201 | Request for examination | ||
| PA0105 | International application |
Patent event date: 20121211 Patent event code: PA01051R01D Comment text: International Patent Application |
|
| PA0201 | Request for examination | ||
| PG1501 | Laying open of application | ||
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 20131217 Patent event code: PE09021S01D |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 20140729 |
|
| GRNT | Written decision to grant | ||
| PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20140807 Patent event code: PR07011E01D |
|
| PR1002 | Payment of registration fee |
Payment date: 20140808 End annual number: 3 Start annual number: 1 |
|
| PG1601 | Publication of registration | ||
| FPAY | Annual fee payment |
Payment date: 20170629 Year of fee payment: 4 |
|
| PR1001 | Payment of annual fee |
Payment date: 20170629 Start annual number: 4 End annual number: 4 |
|
| FPAY | Annual fee payment |
Payment date: 20180628 Year of fee payment: 5 |
|
| PR1001 | Payment of annual fee |
Payment date: 20180628 Start annual number: 5 End annual number: 5 |
|
| FPAY | Annual fee payment |
Payment date: 20190624 Year of fee payment: 6 |
|
| PR1001 | Payment of annual fee |
Payment date: 20190624 Start annual number: 6 End annual number: 6 |
|
| PR1001 | Payment of annual fee |
Payment date: 20200624 Start annual number: 7 End annual number: 7 |
|
| PR1001 | Payment of annual fee |
Payment date: 20220622 Start annual number: 9 End annual number: 9 |
|
| PR1001 | Payment of annual fee |
Payment date: 20230626 Start annual number: 10 End annual number: 10 |
|
| PR1001 | Payment of annual fee |
Payment date: 20240624 Start annual number: 11 End annual number: 11 |