KR100541539B1 - 게터링 기법 제공 방법 - Google Patents
게터링 기법 제공 방법 Download PDFInfo
- Publication number
- KR100541539B1 KR100541539B1 KR1019997008112A KR19997008112A KR100541539B1 KR 100541539 B1 KR100541539 B1 KR 100541539B1 KR 1019997008112 A KR1019997008112 A KR 1019997008112A KR 19997008112 A KR19997008112 A KR 19997008112A KR 100541539 B1 KR100541539 B1 KR 100541539B1
- Authority
- KR
- South Korea
- Prior art keywords
- soi
- silicon
- gettering
- buried
- techniques
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/322—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections
- H01L21/3221—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections of silicon bodies, e.g. for gettering
- H01L21/3226—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections of silicon bodies, e.g. for gettering of silicon on insulator
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Element Separation (AREA)
- Dicing (AREA)
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/996,672 | 1997-12-23 | ||
| US8/996,672 | 1997-12-23 | ||
| US08/996,672 US6093624A (en) | 1997-12-23 | 1997-12-23 | Method of providing a gettering scheme in the manufacture of silicon-on-insulator (SOI) integrated circuits |
| PCT/IB1998/001532 WO1999034432A1 (en) | 1997-12-23 | 1998-10-05 | Method of providing a gettering scheme in the manufacture of silicon-on-insulator (soi) integrated circuits |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR20000076026A KR20000076026A (ko) | 2000-12-26 |
| KR100541539B1 true KR100541539B1 (ko) | 2006-01-12 |
Family
ID=25543175
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1019997008112A Expired - Fee Related KR100541539B1 (ko) | 1997-12-23 | 1998-10-05 | 게터링 기법 제공 방법 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US6093624A (enExample) |
| EP (1) | EP0965141B1 (enExample) |
| JP (1) | JP4372847B2 (enExample) |
| KR (1) | KR100541539B1 (enExample) |
| DE (1) | DE69835505T2 (enExample) |
| WO (1) | WO1999034432A1 (enExample) |
Families Citing this family (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4573953B2 (ja) * | 2000-06-27 | 2010-11-04 | 株式会社半導体エネルギー研究所 | 半導体装置の作製方法 |
| US6498061B2 (en) * | 2000-12-06 | 2002-12-24 | International Business Machines Corporation | Negative ion implant mask formation for self-aligned, sublithographic resolution patterning for single-sided vertical device formation |
| US6383924B1 (en) * | 2000-12-13 | 2002-05-07 | Micron Technology, Inc. | Method of forming buried conductor patterns by surface transformation of empty spaces in solid state materials |
| US6444534B1 (en) | 2001-01-30 | 2002-09-03 | Advanced Micro Devices, Inc. | SOI semiconductor device opening implantation gettering method |
| US6376336B1 (en) | 2001-02-01 | 2002-04-23 | Advanced Micro Devices, Inc. | Frontside SOI gettering with phosphorus doping |
| US6670259B1 (en) | 2001-02-21 | 2003-12-30 | Advanced Micro Devices, Inc. | Inert atom implantation method for SOI gettering |
| US7142577B2 (en) * | 2001-05-16 | 2006-11-28 | Micron Technology, Inc. | Method of forming mirrors by surface transformation of empty spaces in solid state materials and structures thereon |
| US6898362B2 (en) * | 2002-01-17 | 2005-05-24 | Micron Technology Inc. | Three-dimensional photonic crystal waveguide structure and method |
| US6987037B2 (en) * | 2003-05-07 | 2006-01-17 | Micron Technology, Inc. | Strained Si/SiGe structures by ion implantation |
| US7273788B2 (en) * | 2003-05-21 | 2007-09-25 | Micron Technology, Inc. | Ultra-thin semiconductors bonded on glass substrates |
| US7501329B2 (en) * | 2003-05-21 | 2009-03-10 | Micron Technology, Inc. | Wafer gettering using relaxed silicon germanium epitaxial proximity layers |
| US7662701B2 (en) | 2003-05-21 | 2010-02-16 | Micron Technology, Inc. | Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers |
| US7008854B2 (en) | 2003-05-21 | 2006-03-07 | Micron Technology, Inc. | Silicon oxycarbide substrates for bonded silicon on insulator |
| US6929984B2 (en) * | 2003-07-21 | 2005-08-16 | Micron Technology Inc. | Gettering using voids formed by surface transformation |
| US7153753B2 (en) * | 2003-08-05 | 2006-12-26 | Micron Technology, Inc. | Strained Si/SiGe/SOI islands and processes of making same |
| US20050255677A1 (en) * | 2004-05-17 | 2005-11-17 | Weigold Jason W | Integrated circuit with impurity barrier |
| US20060115958A1 (en) * | 2004-11-22 | 2006-06-01 | Weigold Jason W | Method and apparatus for forming buried oxygen precipitate layers in multi-layer wafers |
| JP2006196514A (ja) * | 2005-01-11 | 2006-07-27 | Nec Electronics Corp | 半導体装置及びその製造方法 |
| TWI355046B (en) * | 2007-07-10 | 2011-12-21 | Nanya Technology Corp | Two bit memory structure and method of making the |
| US7928690B2 (en) * | 2007-11-29 | 2011-04-19 | GM Global Technology Operations LLC | Method and system for determining a state of charge of a battery |
| JP5470766B2 (ja) * | 2008-07-18 | 2014-04-16 | 株式会社Sumco | 半導体デバイスの製造方法 |
| US9231020B2 (en) | 2014-01-16 | 2016-01-05 | Tower Semiconductor Ltd. | Device and method of gettering on silicon on insulator (SOI) substrate |
| KR102399356B1 (ko) | 2017-03-10 | 2022-05-19 | 삼성전자주식회사 | 기판, 기판의 쏘잉 방법, 및 반도체 소자 |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS56103447A (en) * | 1980-01-22 | 1981-08-18 | Toshiba Corp | Dicing method of semiconductor wafer |
| US5096855A (en) * | 1988-05-23 | 1992-03-17 | U.S. Philips Corporation | Method of dicing semiconductor wafers which produces shards less than 10 microns in size |
| JPH04266047A (ja) * | 1991-02-20 | 1992-09-22 | Fujitsu Ltd | 埋め込み層形成に相当するsoi型半導体装置の製造方法及び半導体装置 |
| US5244819A (en) * | 1991-10-22 | 1993-09-14 | Honeywell Inc. | Method to getter contamination in semiconductor devices |
| US5556793A (en) * | 1992-02-28 | 1996-09-17 | Motorola, Inc. | Method of making a structure for top surface gettering of metallic impurities |
| DE4317721C1 (de) * | 1993-05-27 | 1994-07-21 | Siemens Ag | Verfahren zur Vereinzelung von Chips aus einem Wafer |
| TW274628B (enExample) * | 1994-06-03 | 1996-04-21 | At & T Corp | |
| US5429981A (en) * | 1994-06-30 | 1995-07-04 | Honeywell Inc. | Method of making linear capacitors for high temperature applications |
| KR0172548B1 (ko) * | 1995-06-30 | 1999-02-01 | 김주용 | 반도체 소자 및 그 제조방법 |
| US5646053A (en) * | 1995-12-20 | 1997-07-08 | International Business Machines Corporation | Method and structure for front-side gettering of silicon-on-insulator substrates |
| US5622899A (en) * | 1996-04-22 | 1997-04-22 | Taiwan Semiconductor Manufacturing Company Ltd. | Method of fabricating semiconductor chips separated by scribe lines used for endpoint detection |
-
1997
- 1997-12-23 US US08/996,672 patent/US6093624A/en not_active Expired - Lifetime
-
1998
- 1998-10-05 DE DE69835505T patent/DE69835505T2/de not_active Expired - Lifetime
- 1998-10-05 JP JP53467599A patent/JP4372847B2/ja not_active Expired - Fee Related
- 1998-10-05 EP EP98944161A patent/EP0965141B1/en not_active Expired - Lifetime
- 1998-10-05 KR KR1019997008112A patent/KR100541539B1/ko not_active Expired - Fee Related
- 1998-10-05 WO PCT/IB1998/001532 patent/WO1999034432A1/en not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| DE69835505T2 (de) | 2007-04-05 |
| KR20000076026A (ko) | 2000-12-26 |
| DE69835505D1 (de) | 2006-09-21 |
| JP2001513948A (ja) | 2001-09-04 |
| EP0965141B1 (en) | 2006-08-09 |
| US6093624A (en) | 2000-07-25 |
| JP4372847B2 (ja) | 2009-11-25 |
| WO1999034432A1 (en) | 1999-07-08 |
| EP0965141A1 (en) | 1999-12-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR100541539B1 (ko) | 게터링 기법 제공 방법 | |
| US5323059A (en) | Vertical current flow semiconductor device utilizing wafer bonding | |
| JP3292651B2 (ja) | 光起電力装置 | |
| JP3717195B2 (ja) | 電力用mosfet及びその製造方法 | |
| JP2988871B2 (ja) | トレンチゲートパワーmosfet | |
| US4835592A (en) | Semiconductor wafer with dice having briding metal structure and method of manufacturing same | |
| US5476809A (en) | Semiconductor device and method of manufacturing the same | |
| JP4747260B2 (ja) | 逆阻止型絶縁ゲート形バイポーラトランジスタの製造方法 | |
| US6906355B2 (en) | Semiconductor device | |
| US4999684A (en) | Symmetrical blocking high voltage breakdown semiconducotr device | |
| US20050224848A1 (en) | Semiconductor device and method for manufacturing semiconductor device | |
| US6207974B1 (en) | Process for manufacture of a p-channel MOS gated device with base implant through the contact window | |
| US6369424B1 (en) | Field effect transistor having high breakdown withstand capacity | |
| JP4961686B2 (ja) | 半導体装置 | |
| CN100429784C (zh) | 辐射发射半导体器件和制造该器件的方法 | |
| KR20080073313A (ko) | 반도체 장치 및 그 제조 방법 | |
| CN115394870B (zh) | 半导体器件及其制造方法 | |
| JPH10294475A (ja) | 半導体装置とその製造方法 | |
| US6683328B2 (en) | Power semiconductor and fabrication method | |
| US6629303B2 (en) | Semiconductor device layout | |
| US12433035B1 (en) | Bi-directional semiconductor-controlled rectifier with dual-level isolation structures and method | |
| JP2724707B2 (ja) | ブリッジ・メタル構造物を持つダイを有する半導体ウェーハおよびその製造方法 | |
| US4068255A (en) | Mesa-type high voltage switching integrated circuit | |
| JPS58212159A (ja) | 半導体集積回路装置の製造方法 | |
| JP2000294779A (ja) | 半導体装置およびその製法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0105 | International application |
St.27 status event code: A-0-1-A10-A15-nap-PA0105 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| A201 | Request for examination | ||
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
| GRNT | Written decision to grant | ||
| PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
| PR1002 | Payment of registration fee |
St.27 status event code: A-2-2-U10-U12-oth-PR1002 Fee payment year number: 1 |
|
| PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R11-asn-PN2301 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R14-asn-PN2301 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 4 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 5 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 6 |
|
| FPAY | Annual fee payment |
Payment date: 20111202 Year of fee payment: 7 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 7 |
|
| FPAY | Annual fee payment |
Payment date: 20121203 Year of fee payment: 8 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 8 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-5-5-R10-R18-oth-X000 |
|
| LAPS | Lapse due to unpaid annual fee | ||
| PC1903 | Unpaid annual fee |
St.27 status event code: A-4-4-U10-U13-oth-PC1903 Not in force date: 20131231 Payment event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE |
|
| PC1903 | Unpaid annual fee |
St.27 status event code: N-4-6-H10-H13-oth-PC1903 Ip right cessation event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE Not in force date: 20131231 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-5-5-R10-R18-oth-X000 |