KR100317033B1 - 데이터버스 - Google Patents

데이터버스 Download PDF

Info

Publication number
KR100317033B1
KR100317033B1 KR1019960700733A KR19960700733A KR100317033B1 KR 100317033 B1 KR100317033 B1 KR 100317033B1 KR 1019960700733 A KR1019960700733 A KR 1019960700733A KR 19960700733 A KR19960700733 A KR 19960700733A KR 100317033 B1 KR100317033 B1 KR 100317033B1
Authority
KR
South Korea
Prior art keywords
bus
data
address
request signal
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
KR1019960700733A
Other languages
English (en)
Korean (ko)
Other versions
KR960704273A (ko
Inventor
데이비드 월터 플린
Original Assignee
맥케이 데이비드 니겔
에이알엠 리미티드
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 맥케이 데이비드 니겔, 에이알엠 리미티드 filed Critical 맥케이 데이비드 니겔
Publication of KR960704273A publication Critical patent/KR960704273A/ko
Application granted granted Critical
Publication of KR100317033B1 publication Critical patent/KR100317033B1/ko
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1605Handling requests for interconnection or transfer for access to memory bus based on arbitration
    • G06F13/161Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement
    • G06F13/1626Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement by reordering requests
    • G06F13/1631Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement by reordering requests through address comparison
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/0802Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
    • G06F12/0877Cache access modes
    • G06F12/0879Burst mode
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/28Handling requests for interconnection or transfer for access to input/output bus using burst mode transfer, e.g. direct memory access DMA, cycle steal
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4204Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
    • G06F13/4234Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
    • G06F13/4243Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with synchronous protocol

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)
  • Information Transfer Systems (AREA)
KR1019960700733A 1993-08-20 1994-08-04 데이터버스 Expired - Fee Related KR100317033B1 (ko)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
GB9317361.5 1993-08-20
GB9317361A GB2281137B (en) 1993-08-20 1993-08-20 Data bus
PCT/GB1994/001712 WO1995006287A1 (en) 1993-08-20 1994-08-04 Data bus

Publications (2)

Publication Number Publication Date
KR960704273A KR960704273A (ko) 1996-08-31
KR100317033B1 true KR100317033B1 (ko) 2002-02-28

Family

ID=10740798

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1019960700733A Expired - Fee Related KR100317033B1 (ko) 1993-08-20 1994-08-04 데이터버스

Country Status (13)

Country Link
US (1) US5680643A (enExample)
EP (1) EP0714536B1 (enExample)
JP (1) JP3150154B2 (enExample)
KR (1) KR100317033B1 (enExample)
CN (1) CN1040703C (enExample)
DE (1) DE69410617T2 (enExample)
GB (1) GB2281137B (enExample)
IL (1) IL110610A (enExample)
IN (1) IN190336B (enExample)
MY (1) MY111292A (enExample)
RU (1) RU2155375C2 (enExample)
TW (1) TW289099B (enExample)
WO (1) WO1995006287A1 (enExample)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6243768B1 (en) * 1996-02-09 2001-06-05 Intel Corporation Method and apparatus for controlling data transfer between a synchronous DRAM-type memory and a system bus
US5983024A (en) * 1997-11-26 1999-11-09 Honeywell, Inc. Method and apparatus for robust data broadcast on a peripheral component interconnect bus
JP2004310547A (ja) * 2003-04-08 2004-11-04 Matsushita Electric Ind Co Ltd 情報処理装置、メモリ、情報処理方法及びプログラム
US7328288B2 (en) * 2003-12-11 2008-02-05 Canon Kabushiki Kaisha Relay apparatus for relaying communication from CPU to peripheral device
US7269704B2 (en) * 2005-03-30 2007-09-11 Atmel Corporation Method and apparatus for reducing system inactivity during time data float delay and external memory write
US7617354B2 (en) * 2007-03-08 2009-11-10 Qimonda North America Corp. Abbreviated burst data transfers for semiconductor memory
JP5350677B2 (ja) * 2008-05-19 2013-11-27 株式会社東芝 バス信号制御回路、及び、バス信号制御回路を備えた信号処理回路
CN101309306B (zh) * 2008-07-16 2010-06-30 哈尔滨工业大学 在Modbus通信网络中为从节点设备分配地址的方法
CN106502806B (zh) * 2016-10-31 2020-02-14 华为技术有限公司 一种总线协议命令处理装置及相关方法

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SU1257656A1 (ru) * 1984-12-18 1986-09-15 Предприятие П/Я В-8117 Устройство дл сопр жени цифровой вычислительной машины с внешним устройством
US4851990A (en) * 1987-02-09 1989-07-25 Advanced Micro Devices, Inc. High performance processor interface between a single chip processor and off chip memory means having a dedicated and shared bus structure
US4817037A (en) * 1987-02-13 1989-03-28 International Business Machines Corporation Data processing system with overlap bus cycle operations
US5134699A (en) * 1988-06-24 1992-07-28 Advanced Micro Devices, Inc. Programmable burst data transfer apparatus and technique
US5159679A (en) * 1988-09-09 1992-10-27 Compaq Computer Corporation Computer system with high speed data transfer capabilities
JP2519860B2 (ja) * 1991-09-16 1996-07-31 インターナショナル・ビジネス・マシーンズ・コーポレイション バ―ストデ―タ転送装置および方法
US5553310A (en) * 1992-10-02 1996-09-03 Compaq Computer Corporation Split transactions and pipelined arbitration of microprocessors in multiprocessing computer systems

Also Published As

Publication number Publication date
IL110610A (en) 1997-04-15
GB2281137A (en) 1995-02-22
EP0714536B1 (en) 1998-05-27
RU2155375C2 (ru) 2000-08-27
TW289099B (enExample) 1996-10-21
IL110610A0 (en) 1994-11-11
WO1995006287A1 (en) 1995-03-02
GB9317361D0 (en) 1993-10-06
MY111292A (en) 1999-10-30
CN1129481A (zh) 1996-08-21
JP3150154B2 (ja) 2001-03-26
DE69410617T2 (de) 1999-02-04
GB2281137B (en) 1997-10-08
DE69410617D1 (de) 1998-07-02
CN1040703C (zh) 1998-11-11
EP0714536A1 (en) 1996-06-05
US5680643A (en) 1997-10-21
IN190336B (enExample) 2003-07-19
JPH09504391A (ja) 1997-04-28
KR960704273A (ko) 1996-08-31

Similar Documents

Publication Publication Date Title
US5109490A (en) Data transfer using bus address lines
JP3406744B2 (ja) 制御されたバーストメモリアクセスを備えたデータプロセッサおよびその方法
EP0629956A2 (en) Bus-to-bus bridge for optimising data transfers between a system bus and a peripheral bus
US6173353B1 (en) Method and apparatus for dual bus memory transactions
US5664168A (en) Method and apparatus in a data processing system for selectively inserting bus cycle idle time
US4622630A (en) Data processing system having unique bus control protocol
US5579492A (en) Data processing system and a method for dynamically ignoring bus transfer termination control signals for a predetermined amount of time
US5448704A (en) Method for performing writes of non-contiguous bytes on a PCI bus in a minimum number of write cycles
WO1995020192A1 (en) Bus deadlock avoidance during master split-transactions
KR100317033B1 (ko) 데이터버스
US5857082A (en) Method and apparatus for quickly transferring data from a first bus to a second bus
US6085261A (en) Method and apparatus for burst protocol in a data processing system
US5274784A (en) Data transfer using bus address lines
JPH04350754A (ja) データチャンネルに対するインターフェースを含むワークステーションまたは類似のデータ処理システム
US7062588B2 (en) Data processing device accessing a memory in response to a request made by an external bus master
US6067590A (en) Data bus agent including a storage medium between a data bus and the bus agent device
US6504854B1 (en) Multiple frequency communications
EP0700540B1 (en) Pipelined data ordering system
JP3153078B2 (ja) データ処理装置
KR100266963B1 (ko) 전송되는 패킷을 오버래핑하여 인터페이스의 대기시간을 감소시키는 방법 및 장치
US5638528A (en) Data processing system and a method for cycling longword addresses during a burst bus cycle
US5778447A (en) System and method for fast memory access using speculative access in a bus architecture system
JPH0512185A (ja) バーストサイクルデータ読み出しのためのアドレス予測および検証回路
JP3947223B2 (ja) 送信パケットを重ねることによりインタフェース上の待ち時間を短縮するための方法および装置
JPH11328102A (ja) バス制御システムおよびバス制御方法

Legal Events

Date Code Title Description
PA0105 International application

St.27 status event code: A-0-1-A10-A15-nap-PA0105

R17-X000 Change to representative recorded

St.27 status event code: A-3-3-R10-R17-oth-X000

P11-X000 Amendment of application requested

St.27 status event code: A-2-2-P10-P11-nap-X000

P13-X000 Application amended

St.27 status event code: A-2-2-P10-P13-nap-X000

PG1501 Laying open of application

St.27 status event code: A-1-1-Q10-Q12-nap-PG1501

R17-X000 Change to representative recorded

St.27 status event code: A-3-3-R10-R17-oth-X000

R17-X000 Change to representative recorded

St.27 status event code: A-3-3-R10-R17-oth-X000

PN2301 Change of applicant

St.27 status event code: A-3-3-R10-R13-asn-PN2301

St.27 status event code: A-3-3-R10-R11-asn-PN2301

A201 Request for examination
P11-X000 Amendment of application requested

St.27 status event code: A-2-2-P10-P11-nap-X000

P13-X000 Application amended

St.27 status event code: A-2-2-P10-P13-nap-X000

PA0201 Request for examination

St.27 status event code: A-1-2-D10-D11-exm-PA0201

R18-X000 Changes to party contact information recorded

St.27 status event code: A-3-3-R10-R18-oth-X000

E902 Notification of reason for refusal
PE0902 Notice of grounds for rejection

St.27 status event code: A-1-2-D10-D21-exm-PE0902

P11-X000 Amendment of application requested

St.27 status event code: A-2-2-P10-P11-nap-X000

P13-X000 Application amended

St.27 status event code: A-2-2-P10-P13-nap-X000

E701 Decision to grant or registration of patent right
PE0701 Decision of registration

St.27 status event code: A-1-2-D10-D22-exm-PE0701

GRNT Written decision to grant
PR0701 Registration of establishment

St.27 status event code: A-2-4-F10-F11-exm-PR0701

PR1002 Payment of registration fee

St.27 status event code: A-2-2-U10-U12-oth-PR1002

Fee payment year number: 1

PG1601 Publication of registration

St.27 status event code: A-4-4-Q10-Q13-nap-PG1601

PR1001 Payment of annual fee

St.27 status event code: A-4-4-U10-U11-oth-PR1001

Fee payment year number: 4

PR1001 Payment of annual fee

St.27 status event code: A-4-4-U10-U11-oth-PR1001

Fee payment year number: 5

PR1001 Payment of annual fee

St.27 status event code: A-4-4-U10-U11-oth-PR1001

Fee payment year number: 6

PR1001 Payment of annual fee

St.27 status event code: A-4-4-U10-U11-oth-PR1001

Fee payment year number: 7

PR1001 Payment of annual fee

St.27 status event code: A-4-4-U10-U11-oth-PR1001

Fee payment year number: 8

FPAY Annual fee payment

Payment date: 20091029

Year of fee payment: 9

PR1001 Payment of annual fee

St.27 status event code: A-4-4-U10-U11-oth-PR1001

Fee payment year number: 9

LAPS Lapse due to unpaid annual fee
PC1903 Unpaid annual fee

St.27 status event code: A-4-4-U10-U13-oth-PC1903

Not in force date: 20101128

Payment event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE

PC1903 Unpaid annual fee

St.27 status event code: N-4-6-H10-H13-oth-PC1903

Ip right cessation event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE

Not in force date: 20101128

P22-X000 Classification modified

St.27 status event code: A-4-4-P10-P22-nap-X000