JPS6482559A - Semiconductor integrated circuit device - Google Patents
Semiconductor integrated circuit deviceInfo
- Publication number
- JPS6482559A JPS6482559A JP24019987A JP24019987A JPS6482559A JP S6482559 A JPS6482559 A JP S6482559A JP 24019987 A JP24019987 A JP 24019987A JP 24019987 A JP24019987 A JP 24019987A JP S6482559 A JPS6482559 A JP S6482559A
- Authority
- JP
- Japan
- Prior art keywords
- high melting
- melting metal
- etching
- contact holes
- deposited
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Electrodes Of Semiconductors (AREA)
Abstract
PURPOSE:To avoid etching of silicon substrate at the time of forming contact holes, and prevent punch through of junction, by forming a high melting metal layer having an area larger than the sectional view of the contact hole on an impurity diffusion region formed on a semiconductor substrate. CONSTITUTION:After diffusion regions 2, 3, a gate oxide film 5 and a gate electrode 6 are formed, high melting metal like titanium is deposited, and patternized to form high melting metal layers 7, 8. Next an interlayer insulating film 9 of, e.g., PSG is deposited, and, on the high melting metal layer, 7, 8, are formed contact holes 12, 13 whose sectional views are smaller than the layers 7, 8. Then wirings 10, 11 of, e.g, aluminum are formed. In an etching process to make the contact holes in the interlayer insulating film 9, since the high melting metal layers 7, 8 exist, the etching does not reach a silicon substrate, even if over etching is performed.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP24019987A JPS6482559A (en) | 1987-09-24 | 1987-09-24 | Semiconductor integrated circuit device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP24019987A JPS6482559A (en) | 1987-09-24 | 1987-09-24 | Semiconductor integrated circuit device |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6482559A true JPS6482559A (en) | 1989-03-28 |
Family
ID=17055932
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP24019987A Pending JPS6482559A (en) | 1987-09-24 | 1987-09-24 | Semiconductor integrated circuit device |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6482559A (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH02105536A (en) * | 1988-10-14 | 1990-04-18 | Seiko Epson Corp | Semiconductor device |
US5327003A (en) * | 1991-03-08 | 1994-07-05 | Fujitsu Limited | Semiconductor static RAM having thin film transistor gate connection |
US5391894A (en) * | 1991-03-01 | 1995-02-21 | Fujitsu Limited | Static random access memory device having thin film transistor loads |
-
1987
- 1987-09-24 JP JP24019987A patent/JPS6482559A/en active Pending
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH02105536A (en) * | 1988-10-14 | 1990-04-18 | Seiko Epson Corp | Semiconductor device |
US5391894A (en) * | 1991-03-01 | 1995-02-21 | Fujitsu Limited | Static random access memory device having thin film transistor loads |
US5516715A (en) * | 1991-03-01 | 1996-05-14 | Fujitsu Limited | Method of producing static random access memory device having thin film transister loads |
US5327003A (en) * | 1991-03-08 | 1994-07-05 | Fujitsu Limited | Semiconductor static RAM having thin film transistor gate connection |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4789647A (en) | Method of manufacturing a semiconductor device, in which a metallization with a thick connection electrode is provided on a semiconductor body | |
KR890008984A (en) | Semiconductor integrated circuit device and manufacturing method thereof | |
US4729969A (en) | Method for forming silicide electrode in semiconductor device | |
US3982316A (en) | Multilayer insulation integrated circuit structure | |
US3710204A (en) | A semiconductor device having a screen electrode of intrinsic semiconductor material | |
JPS6482559A (en) | Semiconductor integrated circuit device | |
JPS6271256A (en) | Compound semiconductor integrated circuit | |
US5083188A (en) | Integrated circuit having superconductive wirings | |
US3967364A (en) | Method of manufacturing semiconductor devices | |
JPH03191518A (en) | Semiconductor device and manufacture thereof | |
WO1996030940A3 (en) | METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE WITH BiCMOS CIRCUIT | |
JP2695812B2 (en) | Semiconductor device | |
JPS6074658A (en) | Semiconductor ic device | |
JPS5461490A (en) | Multi-layer wiring forming method in semiconductor device | |
JP2546297B2 (en) | Semiconductor memory device | |
JPH01230269A (en) | Semiconductor integrated circuit device | |
JPH02222574A (en) | Semiconductor device | |
KR930011461B1 (en) | Method of forming submicron wiring of semiconductor integrated circuit | |
JPH0834245B2 (en) | Method for manufacturing semiconductor device | |
JPH04361566A (en) | Semiconductor integrated circuit | |
JPS63226923A (en) | Manufacture of semiconductor device | |
JPS6320826A (en) | Manufacture of semiconductor device | |
KR930007586Y1 (en) | Multi-metal layer structure using titanium silicide | |
JPS6459954A (en) | Semiconductor integrated circuit | |
JPS63177454A (en) | Manufacture of semiconductor device |