JPS6432362A - Supervisory system for communication time - Google Patents

Supervisory system for communication time

Info

Publication number
JPS6432362A
JPS6432362A JP62189313A JP18931387A JPS6432362A JP S6432362 A JPS6432362 A JP S6432362A JP 62189313 A JP62189313 A JP 62189313A JP 18931387 A JP18931387 A JP 18931387A JP S6432362 A JPS6432362 A JP S6432362A
Authority
JP
Japan
Prior art keywords
buffer
data
output
mpu
circuit control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP62189313A
Other languages
English (en)
Inventor
Toshiaki Ihi
Isao Sasazaki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP62189313A priority Critical patent/JPS6432362A/ja
Publication of JPS6432362A publication Critical patent/JPS6432362A/ja
Pending legal-status Critical Current

Links

Landscapes

  • Computer And Data Communications (AREA)
  • Communication Control (AREA)
JP62189313A 1987-07-28 1987-07-28 Supervisory system for communication time Pending JPS6432362A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP62189313A JPS6432362A (en) 1987-07-28 1987-07-28 Supervisory system for communication time

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62189313A JPS6432362A (en) 1987-07-28 1987-07-28 Supervisory system for communication time

Publications (1)

Publication Number Publication Date
JPS6432362A true JPS6432362A (en) 1989-02-02

Family

ID=16239262

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62189313A Pending JPS6432362A (en) 1987-07-28 1987-07-28 Supervisory system for communication time

Country Status (1)

Country Link
JP (1) JPS6432362A (ja)

Similar Documents

Publication Publication Date Title
JPS6469132A (en) Initial synchronizing system for spectrum diffusion communication
JPS561645A (en) Remote control system for optical repeater
EP0263377A3 (en) High-speed pulse swallower
JPS55161447A (en) Data transmission system
JPS6432362A (en) Supervisory system for communication time
JPS5611504A (en) Control timing system
JPS5588148A (en) Test system of input-output control system
JPS5443429A (en) Multiple series input process system
JPS53139456A (en) Clock driver circuit
JPS57204648A (en) Input and output device of optical data
JPS5534518A (en) Lsi parameter setting system
JPS543406A (en) Data receiving system
JPS5587201A (en) Double system controller
JPS5735447A (en) Data transmission system
JPS5534521A (en) Transmission signal repeating system
JPS5689156A (en) Repeater for digital communication
JPS55159649A (en) Timing equalizing system
ATE77190T1 (de) Operationssteuerungssystem fuer ein oder mehrere geraete.
JPS5427678A (en) Operational amount output system for digital controller
JPS5396605A (en) Data transmission system
JPS53113577A (en) Setting time output system of timer
JPS54918A (en) Facsimile transmission system
JPS53114658A (en) Delay timer circuit
JPS5639630A (en) Pulse generating circuit for digital-analog conversion
JPS57157621A (en) Digital error generating circuit