JPS6375069U - - Google Patents

Info

Publication number
JPS6375069U
JPS6375069U JP16970186U JP16970186U JPS6375069U JP S6375069 U JPS6375069 U JP S6375069U JP 16970186 U JP16970186 U JP 16970186U JP 16970186 U JP16970186 U JP 16970186U JP S6375069 U JPS6375069 U JP S6375069U
Authority
JP
Japan
Prior art keywords
substrate
integrated circuit
circuit device
hybrid integrated
view
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP16970186U
Other languages
English (en)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP16970186U priority Critical patent/JPS6375069U/ja
Publication of JPS6375069U publication Critical patent/JPS6375069U/ja
Pending legal-status Critical Current

Links

Landscapes

  • Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
  • Combinations Of Printed Boards (AREA)

Description

【図面の簡単な説明】
第1図a及びbはそれぞれ本考案の一実施例の
平面図及び側面図、第2図a及びbはそれぞれ従
来の混成集積回路装置の一例の平面図及び側面図
である。 1,2,2a,3,3a……基板、4……配線
導体、5……リードランド、6……半導体ペレツ
ト、7……セラミツクチツプコンデンサ、8……
ミニモールドトランジスタ、9……ボンデイング
ワイヤ、10……接続端子、11……リード、1
2,13……半導体素子。

Claims (1)

    【実用新案登録請求の範囲】
  1. 第1の基板と、該第1の基板に設ける一方の面
    に受動素子を形成し他方の面に能動素子を搭載す
    る複数の第2の基板とを含むことを特徴とする混
    成集積回路装置。
JP16970186U 1986-11-04 1986-11-04 Pending JPS6375069U (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP16970186U JPS6375069U (ja) 1986-11-04 1986-11-04

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP16970186U JPS6375069U (ja) 1986-11-04 1986-11-04

Publications (1)

Publication Number Publication Date
JPS6375069U true JPS6375069U (ja) 1988-05-19

Family

ID=31103749

Family Applications (1)

Application Number Title Priority Date Filing Date
JP16970186U Pending JPS6375069U (ja) 1986-11-04 1986-11-04

Country Status (1)

Country Link
JP (1) JPS6375069U (ja)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2001015231A1 (fr) * 1999-08-19 2001-03-01 Seiko Epson Corporation Panneau de cablage, dispositif semiconducteur, procede de fabrication d'un dispositif semiconducteur, carte a circuit imprime et dispositif electronique
WO2007072616A1 (ja) * 2005-12-22 2007-06-28 Murata Manufacturing Co., Ltd. 部品内蔵モジュールおよびその製造方法

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2001015231A1 (fr) * 1999-08-19 2001-03-01 Seiko Epson Corporation Panneau de cablage, dispositif semiconducteur, procede de fabrication d'un dispositif semiconducteur, carte a circuit imprime et dispositif electronique
US6670700B1 (en) 1999-08-19 2003-12-30 Seiko Epson Corporation Interconnect substrate and semiconductor device electronic instrument
WO2007072616A1 (ja) * 2005-12-22 2007-06-28 Murata Manufacturing Co., Ltd. 部品内蔵モジュールおよびその製造方法
JPWO2007072616A1 (ja) * 2005-12-22 2009-05-28 株式会社村田製作所 部品内蔵モジュールおよびその製造方法

Similar Documents

Publication Publication Date Title
JPS6375069U (ja)
JPH023621Y2 (ja)
JPS6346844U (ja)
JPS6416636U (ja)
JPS62197866U (ja)
JPS63187330U (ja)
JPH0288240U (ja)
JPS646038U (ja)
JPS6157542U (ja)
JPS6192064U (ja)
JPS64332U (ja)
JPH0336478U (ja)
JPS6310571U (ja)
JPH0245676U (ja)
JPH03116032U (ja)
JPS636735U (ja)
JPS6355434U (ja)
JPH01137271U (ja)
JPH0511457U (ja) 半導体集積回路パツケージ
JPS6196551U (ja)
JPS5881940U (ja) 半導体素子の取付構造
JPS63167782U (ja)
JPS63145343U (ja)
JPH0415858U (ja)
JPS63178340U (ja)