JPS6353960A - 集積回路チップ用配線システム - Google Patents

集積回路チップ用配線システム

Info

Publication number
JPS6353960A
JPS6353960A JP62112681A JP11268187A JPS6353960A JP S6353960 A JPS6353960 A JP S6353960A JP 62112681 A JP62112681 A JP 62112681A JP 11268187 A JP11268187 A JP 11268187A JP S6353960 A JPS6353960 A JP S6353960A
Authority
JP
Japan
Prior art keywords
chip
integrated circuit
wiring
wafer
contact
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP62112681A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0240219B2 (cg-RX-API-DMAC10.html
Inventor
アーノルド・ブルム
マリアン・ブリスカ
クヌート・ナユマン
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of JPS6353960A publication Critical patent/JPS6353960A/ja
Publication of JPH0240219B2 publication Critical patent/JPH0240219B2/ja
Granted legal-status Critical Current

Links

Classifications

    • H10W70/611
    • H10W70/635
    • H10W70/698
    • H10W90/00
    • H10W90/28
    • H10W90/401
    • H10W72/07251
    • H10W72/20
    • H10W72/5363

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
JP62112681A 1986-08-22 1987-05-11 集積回路チップ用配線システム Granted JPS6353960A (ja)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP86111642.4 1986-08-22
EP86111642A EP0257119B1 (en) 1986-08-22 1986-08-22 Integrated wiring system for vlsi

Publications (2)

Publication Number Publication Date
JPS6353960A true JPS6353960A (ja) 1988-03-08
JPH0240219B2 JPH0240219B2 (cg-RX-API-DMAC10.html) 1990-09-10

Family

ID=8195359

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62112681A Granted JPS6353960A (ja) 1986-08-22 1987-05-11 集積回路チップ用配線システム

Country Status (4)

Country Link
US (1) US4802062A (cg-RX-API-DMAC10.html)
EP (1) EP0257119B1 (cg-RX-API-DMAC10.html)
JP (1) JPS6353960A (cg-RX-API-DMAC10.html)
DE (1) DE3677601D1 (cg-RX-API-DMAC10.html)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0384804A (ja) * 1989-08-25 1991-04-10 Masaru Minagawa 植物を利用した台座の製造方法

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5007841A (en) * 1983-05-31 1991-04-16 Trw Inc. Integrated-circuit chip interconnection system
US5182420A (en) * 1989-04-25 1993-01-26 Cray Research, Inc. Method of fabricating metallized chip carriers from wafer-shaped substrates
FR2647961B1 (fr) * 1989-05-30 1994-04-08 Thomson Composants Milit Spatiau Circuit electronique a plusieurs puces, en boitier ceramique avec puce d'interconnexion
US5150196A (en) * 1989-07-17 1992-09-22 Hughes Aircraft Company Hermetic sealing of wafer scale integrated wafer
JPH03211757A (ja) * 1989-12-21 1991-09-17 General Electric Co <Ge> 気密封じの物体
US5119273A (en) * 1990-01-29 1992-06-02 The United States Of America As Represented By The Secretary Of The Navy High speed parallel backplane
US5120572A (en) * 1990-10-30 1992-06-09 Microelectronics And Computer Technology Corporation Method of fabricating electrical components in high density substrates
US5254493A (en) * 1990-10-30 1993-10-19 Microelectronics And Computer Technology Corporation Method of fabricating integrated resistors in high density substrates
US5130768A (en) * 1990-12-07 1992-07-14 Digital Equipment Corporation Compact, high-density packaging apparatus for high performance semiconductor devices
US5196377A (en) * 1990-12-20 1993-03-23 Cray Research, Inc. Method of fabricating silicon-based carriers
DE69112389T2 (de) * 1991-06-06 1996-03-21 Ibm Elektronischer Packungsmodul.
EP0547807A3 (en) * 1991-12-16 1993-09-22 General Electric Company Packaged electronic system
US5508938A (en) * 1992-08-13 1996-04-16 Fujitsu Limited Special interconnect layer employing offset trace layout for advanced multi-chip module packages
FR2704690B1 (fr) * 1993-04-27 1995-06-23 Thomson Csf Procédé d'encapsulation de pastilles semi-conductrices, dispositif obtenu par ce procédé et application à l'interconnexion de pastilles en trois dimensions.
US5719748A (en) * 1995-06-28 1998-02-17 Honeywell Inc. Semiconductor package with a bridge for chip area connection
US7102892B2 (en) * 2000-03-13 2006-09-05 Legacy Electronics, Inc. Modular integrated circuit chip carrier
US6713854B1 (en) 2000-10-16 2004-03-30 Legacy Electronics, Inc Electronic circuit module with a carrier having a mounting pad array
US7103970B2 (en) * 2001-03-14 2006-09-12 Legacy Electronics, Inc. Method for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips
US7337522B2 (en) * 2000-10-16 2008-03-04 Legacy Electronics, Inc. Method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips
WO2004112136A1 (en) * 2003-06-12 2004-12-23 Koninklijke Philips Electronics N.V. Electronic device
WO2006076381A2 (en) * 2005-01-12 2006-07-20 Legacy Electronics, Inc. Radial circuit board, system, and methods
CN107770956A (zh) * 2016-08-16 2018-03-06 光宝电子(广州)有限公司 电路板结构
US10985103B2 (en) 2019-03-01 2021-04-20 Samsung Electronics Co., Ltd Apparatus and method of forming backside buried conductor in integrated circuit
US10886224B2 (en) 2019-05-22 2021-01-05 Samsung Electronics Co., Ltd. Power distribution network using buried power rail
US11233008B2 (en) 2019-06-19 2022-01-25 Samsung Electronics Co., Ltd. Method of manufacturing an integrated circuit with buried power rail

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5423484A (en) * 1977-07-25 1979-02-22 Hitachi Ltd Semiconductor integrated circuit and its manufacture

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3777221A (en) * 1972-12-18 1973-12-04 Ibm Multi-layer circuit package
US4074342A (en) * 1974-12-20 1978-02-14 International Business Machines Corporation Electrical package for lsi devices and assembly process therefor
US4288841A (en) * 1979-09-20 1981-09-08 Bell Telephone Laboratories, Incorporated Double cavity semiconductor chip carrier
US4328530A (en) * 1980-06-30 1982-05-04 International Business Machines Corporation Multiple layer, ceramic carrier for high switching speed VLSI chips
US4445112A (en) * 1980-12-12 1984-04-24 Bei Electronics, Inc. Positional encoders with plug-together modules
US4598308A (en) * 1984-04-02 1986-07-01 Burroughs Corporation Easily repairable, low cost, high speed electromechanical assembly of integrated circuit die
FR2569052B1 (fr) * 1984-08-10 1987-05-22 Thomson Csf Procede d'interconnexion de circuits integres
US4598337A (en) * 1984-09-17 1986-07-01 Timex Corporation Electronic circuit board for a timepiece
US4645943A (en) * 1984-10-15 1987-02-24 Dallas Semiconductor Corporation Space-saving back-up power supply
JPS61107658A (ja) * 1984-10-31 1986-05-26 Canon Inc 電子機器
US4705917A (en) * 1985-08-27 1987-11-10 Hughes Aircraft Company Microelectronic package
US4688151A (en) * 1986-03-10 1987-08-18 International Business Machines Corporation Multilayered interposer board for powering high current chip modules

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5423484A (en) * 1977-07-25 1979-02-22 Hitachi Ltd Semiconductor integrated circuit and its manufacture

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0384804A (ja) * 1989-08-25 1991-04-10 Masaru Minagawa 植物を利用した台座の製造方法

Also Published As

Publication number Publication date
JPH0240219B2 (cg-RX-API-DMAC10.html) 1990-09-10
DE3677601D1 (de) 1991-03-28
EP0257119A1 (en) 1988-03-02
EP0257119B1 (en) 1991-02-20
US4802062A (en) 1989-01-31

Similar Documents

Publication Publication Date Title
JPS6353960A (ja) 集積回路チップ用配線システム
CN112514062B (zh) 具有在芯片与封装衬底之间提供电源连接的芯片互连桥的多芯片封装结构
US4975765A (en) Highly integrated circuit and method for the production thereof
US5222014A (en) Three-dimensional multi-chip pad array carrier
JP4592122B2 (ja) パッケージ層の数を削減したフリップチップ・パッケージ
US6022758A (en) Process for manufacturing solder leads on a semiconductor device package
US6822316B1 (en) Integrated circuit with improved interconnect structure and process for making same
US5039628A (en) Flip substrate for chip mount
US8110415B2 (en) Silicon based microchannel cooling and electrical package
KR910004506B1 (ko) 반전 칩 캐리어
US4926241A (en) Flip substrate for chip mount
US5751554A (en) Testable chip carrier
US8501622B2 (en) Semiconductor device with two or more bond pad connections for each input/output cell and method of manufacture thereof
EP0622847A2 (en) Three dimensional package and architecture for high performance computer
US20080119029A1 (en) Wafer scale thin film package
US10672730B2 (en) Semiconductor package having reduced internal power pad pitch
JP2001507520A (ja) 集積回路パッケージングのための構造体及び方法
US5130768A (en) Compact, high-density packaging apparatus for high performance semiconductor devices
HK1004352B (en) Stackable three-dimensional multiple chip semiconductor device and method for making the same
JPS61502294A (ja) 高密度icモジュ−ルアセンブリ
KR20020062820A (ko) 적층된 다수개의 칩모듈 구조를 가진 반도체장치
KR20020005591A (ko) 리드리스 칩 캐리어의 설계 및 구조
CN112670278B (zh) 一种芯片封装结构及芯片封装方法
US20070023889A1 (en) Copper substrate with feedthroughs and interconnection circuits
KR100357803B1 (ko) 다중 칩 패키지 제조 방법