JPS6333183B2 - - Google Patents
Info
- Publication number
- JPS6333183B2 JPS6333183B2 JP56153282A JP15328281A JPS6333183B2 JP S6333183 B2 JPS6333183 B2 JP S6333183B2 JP 56153282 A JP56153282 A JP 56153282A JP 15328281 A JP15328281 A JP 15328281A JP S6333183 B2 JPS6333183 B2 JP S6333183B2
- Authority
- JP
- Japan
- Prior art keywords
- address
- logical
- bits
- line
- column
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Memory System (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56153282A JPS5856275A (ja) | 1981-09-28 | 1981-09-28 | n次元配列デ−タのアクセス制御方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56153282A JPS5856275A (ja) | 1981-09-28 | 1981-09-28 | n次元配列デ−タのアクセス制御方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5856275A JPS5856275A (ja) | 1983-04-02 |
| JPS6333183B2 true JPS6333183B2 (enExample) | 1988-07-04 |
Family
ID=15559057
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP56153282A Granted JPS5856275A (ja) | 1981-09-28 | 1981-09-28 | n次元配列デ−タのアクセス制御方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5856275A (enExample) |
-
1981
- 1981-09-28 JP JP56153282A patent/JPS5856275A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5856275A (ja) | 1983-04-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US3820078A (en) | Multi-level storage system having a buffer store with variable mapping modes | |
| US4285040A (en) | Dual mode virtual-to-real address translation mechanism | |
| JP3464621B2 (ja) | バンク可変メモリ | |
| JPS6333183B2 (enExample) | ||
| JP3417451B2 (ja) | ウィンドウの機能強化型ロケータ・ヒット・テストを行う方法およびデータ処理システム | |
| JP3397709B2 (ja) | フレーム・バッファ線形アドレス指定方法 | |
| JPH0636550A (ja) | 半導体記憶装置 | |
| JP3216965B2 (ja) | データ受信装置、方法、およびシステム | |
| JP2002163887A (ja) | シンクロナスdram | |
| KR910002134B1 (ko) | 한자표시가 가능한 엠 에스 엑스(msx) 컴퓨터 | |
| JPS6125162B2 (enExample) | ||
| JPS59168539A (ja) | 情報記憶装置 | |
| JP2708841B2 (ja) | ビットマップメモリの書き込み方法 | |
| JP2846357B2 (ja) | フォントメモリ装置 | |
| JPH08202614A (ja) | Dramアクセス方法 | |
| JP3036441B2 (ja) | 1チップメモリデバイス | |
| JP2771350B2 (ja) | 画像処理装置 | |
| JPH0237598B2 (enExample) | ||
| JPH0544698B2 (enExample) | ||
| JP2591362B2 (ja) | データ選択処理方法 | |
| JPH03237491A (ja) | フォントメモリ制御装置 | |
| JPS6347908Y2 (enExample) | ||
| JP3077141B2 (ja) | 画像処理装置 | |
| JPS59218690A (ja) | バツフア記憶装置 | |
| JPH055134B2 (enExample) |