JPS624859B2 - - Google Patents
Info
- Publication number
- JPS624859B2 JPS624859B2 JP17078281A JP17078281A JPS624859B2 JP S624859 B2 JPS624859 B2 JP S624859B2 JP 17078281 A JP17078281 A JP 17078281A JP 17078281 A JP17078281 A JP 17078281A JP S624859 B2 JPS624859 B2 JP S624859B2
- Authority
- JP
- Japan
- Prior art keywords
- chip
- heat sink
- recess
- heat
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 239000000758 substrate Substances 0.000 claims description 18
- 239000000919 ceramic Substances 0.000 claims description 8
- 230000005855 radiation Effects 0.000 claims description 3
- 230000017525 heat dissipation Effects 0.000 description 6
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 4
- 230000000694 effects Effects 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000010304 firing Methods 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Cooling Or The Like Of Electrical Apparatus (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP17078281A JPS5873141A (ja) | 1981-10-27 | 1981-10-27 | マルチチツプlsiパツケ−ジ |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP17078281A JPS5873141A (ja) | 1981-10-27 | 1981-10-27 | マルチチツプlsiパツケ−ジ |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS5873141A JPS5873141A (ja) | 1983-05-02 |
JPS624859B2 true JPS624859B2 (enrdf_load_stackoverflow) | 1987-02-02 |
Family
ID=15911267
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP17078281A Granted JPS5873141A (ja) | 1981-10-27 | 1981-10-27 | マルチチツプlsiパツケ−ジ |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5873141A (enrdf_load_stackoverflow) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS62116440U (enrdf_load_stackoverflow) * | 1986-01-14 | 1987-07-24 |
-
1981
- 1981-10-27 JP JP17078281A patent/JPS5873141A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS5873141A (ja) | 1983-05-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR102392202B1 (ko) | 방열막을 구비한 반도체 패키지 및 그 제조방법 | |
US6265771B1 (en) | Dual chip with heat sink | |
KR100269528B1 (ko) | 고성능 멀티 칩 모듈 패키지 | |
US6306686B1 (en) | Method of fabricating an electronic package with interconnected chips | |
TW502406B (en) | Ultra-thin package having stacked die | |
JP4493121B2 (ja) | 半導体素子および半導体チップのパッケージ方法 | |
US20020175401A1 (en) | Semiconductor package with stacked chips | |
JPH0548000A (ja) | 半導体装置 | |
JP2005217405A (ja) | 熱放出形半導体パッケージ及びその製造方法 | |
KR20200135503A (ko) | 모놀리식 마이크로파 통합 회로(mmic) 냉각 구조 | |
US6294838B1 (en) | Multi-chip stacked package | |
CN101937907A (zh) | 芯片堆叠封装结构及其制作方法 | |
JPS6376444A (ja) | チツプキヤリア | |
US6023097A (en) | Stacked multiple-chip module micro ball grid array packaging | |
US6034425A (en) | Flat multiple-chip module micro ball grid array packaging | |
JP2882116B2 (ja) | ヒートシンク付パッケージ | |
JP2007281201A (ja) | 半導体装置 | |
CN100550360C (zh) | 具有底部散热的设备和系统及其制造方法 | |
CN103050455A (zh) | 堆叠封装结构 | |
JP2000252419A (ja) | 3次元モジュール構造 | |
KR20030045950A (ko) | 방열판을 구비한 멀티 칩 패키지 | |
JPH0878618A (ja) | マルチチップモジュール及びその製造方法 | |
JPS624859B2 (enrdf_load_stackoverflow) | ||
JPH0878616A (ja) | マルチチップ・モジュール | |
JPH07183433A (ja) | 半導体デバイス |