JPS624859B2 - - Google Patents

Info

Publication number
JPS624859B2
JPS624859B2 JP17078281A JP17078281A JPS624859B2 JP S624859 B2 JPS624859 B2 JP S624859B2 JP 17078281 A JP17078281 A JP 17078281A JP 17078281 A JP17078281 A JP 17078281A JP S624859 B2 JPS624859 B2 JP S624859B2
Authority
JP
Japan
Prior art keywords
chip
heat sink
recess
heat
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP17078281A
Other languages
English (en)
Japanese (ja)
Other versions
JPS5873141A (ja
Inventor
Toshihiko Watari
Yoji Murano
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Electric Co Ltd filed Critical Nippon Electric Co Ltd
Priority to JP17078281A priority Critical patent/JPS5873141A/ja
Publication of JPS5873141A publication Critical patent/JPS5873141A/ja
Publication of JPS624859B2 publication Critical patent/JPS624859B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/367Cooling facilitated by shape of device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Cooling Or The Like Of Electrical Apparatus (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
JP17078281A 1981-10-27 1981-10-27 マルチチツプlsiパツケ−ジ Granted JPS5873141A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP17078281A JPS5873141A (ja) 1981-10-27 1981-10-27 マルチチツプlsiパツケ−ジ

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP17078281A JPS5873141A (ja) 1981-10-27 1981-10-27 マルチチツプlsiパツケ−ジ

Publications (2)

Publication Number Publication Date
JPS5873141A JPS5873141A (ja) 1983-05-02
JPS624859B2 true JPS624859B2 (enrdf_load_stackoverflow) 1987-02-02

Family

ID=15911267

Family Applications (1)

Application Number Title Priority Date Filing Date
JP17078281A Granted JPS5873141A (ja) 1981-10-27 1981-10-27 マルチチツプlsiパツケ−ジ

Country Status (1)

Country Link
JP (1) JPS5873141A (enrdf_load_stackoverflow)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62116440U (enrdf_load_stackoverflow) * 1986-01-14 1987-07-24

Also Published As

Publication number Publication date
JPS5873141A (ja) 1983-05-02

Similar Documents

Publication Publication Date Title
KR102392202B1 (ko) 방열막을 구비한 반도체 패키지 및 그 제조방법
US6265771B1 (en) Dual chip with heat sink
KR100269528B1 (ko) 고성능 멀티 칩 모듈 패키지
US6306686B1 (en) Method of fabricating an electronic package with interconnected chips
TW502406B (en) Ultra-thin package having stacked die
JP4493121B2 (ja) 半導体素子および半導体チップのパッケージ方法
US20020175401A1 (en) Semiconductor package with stacked chips
JPH0548000A (ja) 半導体装置
JP2005217405A (ja) 熱放出形半導体パッケージ及びその製造方法
KR20200135503A (ko) 모놀리식 마이크로파 통합 회로(mmic) 냉각 구조
US6294838B1 (en) Multi-chip stacked package
CN101937907A (zh) 芯片堆叠封装结构及其制作方法
JPS6376444A (ja) チツプキヤリア
US6023097A (en) Stacked multiple-chip module micro ball grid array packaging
US6034425A (en) Flat multiple-chip module micro ball grid array packaging
JP2882116B2 (ja) ヒートシンク付パッケージ
JP2007281201A (ja) 半導体装置
CN100550360C (zh) 具有底部散热的设备和系统及其制造方法
CN103050455A (zh) 堆叠封装结构
JP2000252419A (ja) 3次元モジュール構造
KR20030045950A (ko) 방열판을 구비한 멀티 칩 패키지
JPH0878618A (ja) マルチチップモジュール及びその製造方法
JPS624859B2 (enrdf_load_stackoverflow)
JPH0878616A (ja) マルチチップ・モジュール
JPH07183433A (ja) 半導体デバイス