JPS62247443A - チヤネル制御方式 - Google Patents
チヤネル制御方式Info
- Publication number
- JPS62247443A JPS62247443A JP6366386A JP6366386A JPS62247443A JP S62247443 A JPS62247443 A JP S62247443A JP 6366386 A JP6366386 A JP 6366386A JP 6366386 A JP6366386 A JP 6366386A JP S62247443 A JPS62247443 A JP S62247443A
- Authority
- JP
- Japan
- Prior art keywords
- channel
- processing
- microprocessor
- control unit
- request
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/10—Program control for peripheral devices
- G06F13/12—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
- G06F13/122—Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware performs an I/O function other than control of data transfer
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6366386A JPS62247443A (ja) | 1986-03-20 | 1986-03-20 | チヤネル制御方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6366386A JPS62247443A (ja) | 1986-03-20 | 1986-03-20 | チヤネル制御方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS62247443A true JPS62247443A (ja) | 1987-10-28 |
| JPH054703B2 JPH054703B2 (esLanguage) | 1993-01-20 |
Family
ID=13235807
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP6366386A Granted JPS62247443A (ja) | 1986-03-20 | 1986-03-20 | チヤネル制御方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS62247443A (esLanguage) |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5920031A (ja) * | 1982-07-23 | 1984-02-01 | Nec Corp | デ−タ転送装置 |
| JPS59172030A (ja) * | 1983-03-22 | 1984-09-28 | Fujitsu Ltd | デ−タチヤネル制御方式 |
| JPS59189430A (ja) * | 1983-04-13 | 1984-10-27 | Nec Corp | 割込み制御方式 |
-
1986
- 1986-03-20 JP JP6366386A patent/JPS62247443A/ja active Granted
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5920031A (ja) * | 1982-07-23 | 1984-02-01 | Nec Corp | デ−タ転送装置 |
| JPS59172030A (ja) * | 1983-03-22 | 1984-09-28 | Fujitsu Ltd | デ−タチヤネル制御方式 |
| JPS59189430A (ja) * | 1983-04-13 | 1984-10-27 | Nec Corp | 割込み制御方式 |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH054703B2 (esLanguage) | 1993-01-20 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR0142175B1 (ko) | 다중 채널 디엠에이 동작을 지원하기 위한 회로 아키텍처 | |
| US6820187B2 (en) | Multiprocessor system and control method thereof | |
| JPH06266650A (ja) | データを転送する方法と装置及びデータ転送をインタリーブする装置 | |
| KR100538727B1 (ko) | 멀티 프로세서 시스템 | |
| US20060259662A1 (en) | Data trnasfer apparatus, data transfer method, and program | |
| US20090300324A1 (en) | Array type processor and data processing system | |
| JPH02227763A (ja) | データ転送制御システム | |
| JP2504512B2 (ja) | Dmaコントロ―ラ | |
| JPH02230455A (ja) | 外部記憶装置の割込み制御方式 | |
| JPS62247443A (ja) | チヤネル制御方式 | |
| EP1193607B1 (en) | Apparatus and method for the exchange of signal groups between a plurality of components in a digital signal processor having a direct memory access controller | |
| JP4451010B2 (ja) | プログラマブルコントローラ | |
| JPH02252044A (ja) | コプロセッサ及びデータ転送制御方式 | |
| EP1193606B1 (en) | Apparatus and method for a host port interface unit in a digital signal processing unit | |
| JPH05334233A (ja) | データ転送装置 | |
| JPH0425581B2 (esLanguage) | ||
| JPH0236454A (ja) | 主記憶制御装置間バス制御方式 | |
| JPH0944463A (ja) | データ転送制御装置およびこれを用いたデータ転送方法 | |
| JPS622349B2 (esLanguage) | ||
| JPS6148747B2 (esLanguage) | ||
| JPS6375954A (ja) | チヤネル制御方式 | |
| JPS6143369A (ja) | マルチプロセツサシステム | |
| JPH0431419B2 (esLanguage) | ||
| JPH0492936A (ja) | メモリアクセス制御装置 | |
| JPS5939766B2 (ja) | マルチプレクサチャネル装置 |