JPS6211752B2 - - Google Patents

Info

Publication number
JPS6211752B2
JPS6211752B2 JP15800280A JP15800280A JPS6211752B2 JP S6211752 B2 JPS6211752 B2 JP S6211752B2 JP 15800280 A JP15800280 A JP 15800280A JP 15800280 A JP15800280 A JP 15800280A JP S6211752 B2 JPS6211752 B2 JP S6211752B2
Authority
JP
Japan
Prior art keywords
address
storage
access
module
memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP15800280A
Other languages
English (en)
Japanese (ja)
Other versions
JPS5781659A (en
Inventor
Shukichi Moryama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Electric Co Ltd filed Critical Nippon Electric Co Ltd
Priority to JP15800280A priority Critical patent/JPS5781659A/ja
Publication of JPS5781659A publication Critical patent/JPS5781659A/ja
Publication of JPS6211752B2 publication Critical patent/JPS6211752B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Multi Processors (AREA)
JP15800280A 1980-11-10 1980-11-10 Storage controller Granted JPS5781659A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP15800280A JPS5781659A (en) 1980-11-10 1980-11-10 Storage controller

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP15800280A JPS5781659A (en) 1980-11-10 1980-11-10 Storage controller

Publications (2)

Publication Number Publication Date
JPS5781659A JPS5781659A (en) 1982-05-21
JPS6211752B2 true JPS6211752B2 (pt) 1987-03-14

Family

ID=15662097

Family Applications (1)

Application Number Title Priority Date Filing Date
JP15800280A Granted JPS5781659A (en) 1980-11-10 1980-11-10 Storage controller

Country Status (1)

Country Link
JP (1) JPS5781659A (pt)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0231862U (pt) * 1988-08-19 1990-02-28
JPH0544312Y2 (pt) * 1986-12-12 1993-11-10

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4992114B2 (ja) * 2008-02-19 2012-08-08 エヌイーシーコンピュータテクノ株式会社 主記憶装置及び主記憶装置のアドレス制御方法

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0544312Y2 (pt) * 1986-12-12 1993-11-10
JPH0231862U (pt) * 1988-08-19 1990-02-28

Also Published As

Publication number Publication date
JPS5781659A (en) 1982-05-21

Similar Documents

Publication Publication Date Title
US6021475A (en) Method and apparatus for polling and selecting any paired device in any drawer
US5819061A (en) Method and apparatus for dynamic storage reconfiguration in a partitioned environment
US6487636B1 (en) Method and apparatus for mapping data in a heterogeneous disk array storage system
US5210844A (en) System using selected logical processor identification based upon a select address for accessing corresponding partition blocks of the main memory
US6009481A (en) Mass storage system using internal system-level mirroring
US4809234A (en) Memory device including memories having different capacities
US3806881A (en) Memory arrangement control system
JPH0798635A (ja) アレイ型記録装置及びデバイス代替方法及びホットスタンバイシステム
JPS6211752B2 (pt)
JPH08263458A (ja) データ転送制御装置
EP0323123A2 (en) A storage control system in a computer system
US4493030A (en) Plural data processor groups controlling a telecommunications exchange
CN1300674C (zh) 主机软件复位方法
JP3132646B2 (ja) 主記憶スワッピング装置
JPH11184761A (ja) リードモディファイライト制御システム
JP3456727B2 (ja) データ処理装置
JPH0237443A (ja) 電子計算機システムにおける主記憶管理方式
KR100226662B1 (ko) 음성사서함 시스템에서 scsi 하드 디스크 드라이버의 이중화 장치
EP0530991A1 (en) System and method for interleaving memory in a computer system
JPH03259490A (ja) ダイナミックram
JPH0865497A (ja) 画像処理システム
JPS6061976A (ja) 記憶装置
JPH07121274A (ja) プリンタ用インタフェース制御装置
JPH0744466A (ja) 記憶装置の多重化制御方法
JPH05204830A (ja) 入出力制御装置