JPS62117349A - 電子部品封止用キヤツプとその製造方法 - Google Patents

電子部品封止用キヤツプとその製造方法

Info

Publication number
JPS62117349A
JPS62117349A JP60257425A JP25742585A JPS62117349A JP S62117349 A JPS62117349 A JP S62117349A JP 60257425 A JP60257425 A JP 60257425A JP 25742585 A JP25742585 A JP 25742585A JP S62117349 A JPS62117349 A JP S62117349A
Authority
JP
Japan
Prior art keywords
cap
film
organic resin
resin
sealing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP60257425A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0380348B2 (enrdf_load_stackoverflow
Inventor
Yoshitaka Ono
嘉隆 小野
Hajime Yatsu
矢津 一
Keiji Adachi
圭司 足立
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ibiden Co Ltd
Original Assignee
Ibiden Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ibiden Co Ltd filed Critical Ibiden Co Ltd
Priority to JP60257425A priority Critical patent/JPS62117349A/ja
Publication of JPS62117349A publication Critical patent/JPS62117349A/ja
Publication of JPH0380348B2 publication Critical patent/JPH0380348B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/10Containers; Seals characterised by the material or arrangement of seals between parts, e.g. between cap and base of the container or between leads and walls of the container
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15312Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16152Cap comprising a cavity for hosting the device, e.g. U-shaped cap
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16195Flat cap [not enclosing an internal cavity]

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Non-Metallic Protective Coatings For Printed Circuits (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
JP60257425A 1985-11-16 1985-11-16 電子部品封止用キヤツプとその製造方法 Granted JPS62117349A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP60257425A JPS62117349A (ja) 1985-11-16 1985-11-16 電子部品封止用キヤツプとその製造方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP60257425A JPS62117349A (ja) 1985-11-16 1985-11-16 電子部品封止用キヤツプとその製造方法

Publications (2)

Publication Number Publication Date
JPS62117349A true JPS62117349A (ja) 1987-05-28
JPH0380348B2 JPH0380348B2 (enrdf_load_stackoverflow) 1991-12-24

Family

ID=17306188

Family Applications (1)

Application Number Title Priority Date Filing Date
JP60257425A Granted JPS62117349A (ja) 1985-11-16 1985-11-16 電子部品封止用キヤツプとその製造方法

Country Status (1)

Country Link
JP (1) JPS62117349A (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6165816A (en) * 1996-06-13 2000-12-26 Nikko Company Fabrication of electronic components having a hollow package structure with a ceramic lid

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6165816A (en) * 1996-06-13 2000-12-26 Nikko Company Fabrication of electronic components having a hollow package structure with a ceramic lid

Also Published As

Publication number Publication date
JPH0380348B2 (enrdf_load_stackoverflow) 1991-12-24

Similar Documents

Publication Publication Date Title
US7501309B2 (en) Standoffs for centralizing internals in packaging process
US5286679A (en) Method for attaching a semiconductor die to a leadframe using a patterned adhesive layer
US6664646B2 (en) Chip-on-board assemblies, carrier assemblies and carrier substrates using residual organic compounds to facilitate gate break
US5087961A (en) Semiconductor device package
KR100510556B1 (ko) 초박형 반도체 패키지 및 그 제조방법
US3691289A (en) Packaging of semiconductor devices
US20040014255A1 (en) Thick solder mask for confining encapsulant material over selected locations of a substrate, assemblies including the solder mask, and methods
US6404069B2 (en) Use of oxide surface to facilitate gate break on a carrier substrate for a semiconductor device
EP0344259A4 (en) Method and means of fabricating a semiconductor device package
JPS608426Y2 (ja) 半導体ウエハ−の保持基板
JP2003249510A (ja) 半導体封止方法
CN108807319A (zh) 用于制造电子组件封装的方法
JPS62117349A (ja) 電子部品封止用キヤツプとその製造方法
JPH0358541B2 (enrdf_load_stackoverflow)
JPS629728Y2 (enrdf_load_stackoverflow)
EP0736225A1 (en) Method of attaching integrated circuit dies by rolling adhesives onto semiconductor wafers
JP4521078B2 (ja) 半導体装置の製造方法
JP4679991B2 (ja) 半導体装置
JPS6240754A (ja) ピングリッドアレイ
JPS6240749A (ja) ピングリツドアレイ
JPH11224883A (ja) 樹脂封止半導体装置の製造方法および樹脂封止半導体装置
JPH04207046A (ja) 樹脂封止型半導体装置およびその製造方法
JPH10284514A (ja) エリアアレイパッケージ型半導体装置の構造
JPH0828436B2 (ja) 気密封止型半導体装置の製造方法
JPH07211738A (ja) 回路素子の封止方法