JPS59208630A - デ−タ処理システム - Google Patents

デ−タ処理システム

Info

Publication number
JPS59208630A
JPS59208630A JP59051307A JP5130784A JPS59208630A JP S59208630 A JPS59208630 A JP S59208630A JP 59051307 A JP59051307 A JP 59051307A JP 5130784 A JP5130784 A JP 5130784A JP S59208630 A JPS59208630 A JP S59208630A
Authority
JP
Japan
Prior art keywords
data
bus
buffer
channel
transfer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP59051307A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0317145B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html
Inventor
チヤ−ルズ・シドニ−・バ−ンズ
マイケル・レイ・クラブトリ−
ドワイト・アレン・ゴ−ニユウ
スコツト・ウエイン・ヒンケル
ジヨ−ジ・アルバ−ト・レロム
マイケル・ジヨン・メイフイ−ルド
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of JPS59208630A publication Critical patent/JPS59208630A/ja
Publication of JPH0317145B2 publication Critical patent/JPH0317145B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/28Handling requests for interconnection or transfer for access to input/output bus using burst mode transfer, e.g. direct memory access DMA, cycle steal
    • G06F13/282Cycle stealing DMA
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
    • G06F13/12Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
    • G06F13/122Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware performs an I/O function other than control of data transfer

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)
JP59051307A 1983-05-13 1984-03-19 デ−タ処理システム Granted JPS59208630A (ja)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US494250 1983-05-13
US06/494,250 US4571671A (en) 1983-05-13 1983-05-13 Data processor having multiple-buffer adapter between a system channel and an input/output bus

Publications (2)

Publication Number Publication Date
JPS59208630A true JPS59208630A (ja) 1984-11-27
JPH0317145B2 JPH0317145B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1991-03-07

Family

ID=23963706

Family Applications (1)

Application Number Title Priority Date Filing Date
JP59051307A Granted JPS59208630A (ja) 1983-05-13 1984-03-19 デ−タ処理システム

Country Status (6)

Country Link
US (1) US4571671A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
EP (1) EP0125561B1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JP (1) JPS59208630A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
BR (1) BR8402215A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
DE (1) DE3483492D1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
MX (1) MX155253A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Families Citing this family (60)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CA1228677A (en) * 1984-06-21 1987-10-27 Cray Research, Inc. Peripheral interface system
US4764894A (en) * 1985-01-16 1988-08-16 Varian Associates, Inc. Multiple FIFO NMR acquisition system
US4757441A (en) * 1985-02-28 1988-07-12 International Business Machines Corporation Logical arrangement for controlling use of different system displays by main proessor and coprocessor
CA1257400A (en) * 1985-05-21 1989-07-11 Akihiro Sera Input/output control system
GB2176034A (en) * 1985-05-29 1986-12-10 Singer Link Miles Ltd Control apparatus for actuators
US4751634A (en) * 1985-06-14 1988-06-14 International Business Machines Corporation Multiple port communications adapter apparatus
US4837677A (en) * 1985-06-14 1989-06-06 International Business Machines Corporation Multiple port service expansion adapter for a communications controller
US4980845A (en) * 1985-08-23 1990-12-25 Snap-On Tools Corporation Digital engine analyzer
US4675865A (en) * 1985-10-04 1987-06-23 Northern Telecom Limited Bus interface
JPS62251951A (ja) * 1986-04-22 1987-11-02 インタ−ナショナル・ビジネス・マシ−ンズ・コ−ポレ−ション デ−タ処理システム
US4821185A (en) * 1986-05-19 1989-04-11 American Telephone And Telegraph Company I/O interface system using plural buffers sized smaller than non-overlapping contiguous computer memory portions dedicated to each buffer
JPS6375955A (ja) * 1986-09-19 1988-04-06 Fujitsu Ltd プログラムモ−ド・アクセス制御方式
US5218684A (en) * 1987-09-04 1993-06-08 Digital Equipment Corporation Memory configuration system
US4885679A (en) * 1987-12-21 1989-12-05 Bull Hn Information Systems Inc. Secure commodity bus
WO1989007296A1 (en) * 1988-01-27 1989-08-10 Storage Technology Corporation An early start mode method and apparatus
US5056005A (en) * 1988-04-18 1991-10-08 Matsushita Electric Industrial Co., Ltd. Data buffer device using first-in first-out memory and data buffer array device
US5029124A (en) * 1988-05-17 1991-07-02 Digital Equipment Corporation Method and apparatus for providing high speed parallel transfer of bursts of data
US4965720A (en) * 1988-07-18 1990-10-23 International Business Machines Corporation Directed address generation for virtual-address data processors
US5218689A (en) * 1988-08-16 1993-06-08 Cray Research, Inc. Single disk emulation interface for an array of asynchronously operating disk drives
US5140679A (en) * 1988-09-14 1992-08-18 National Semiconductor Corporation Universal asynchronous receiver/transmitter
US5199105A (en) * 1988-09-14 1993-03-30 National Semiconductor Corporation Universal asynchronous receiver/transmitter
US5228130A (en) * 1988-09-14 1993-07-13 National Semiconductor Corporation Multi-channel peripheral interface using selectively flaggable channel register sets for concurrent write in response to any selected channel register write instruction
JP2872251B2 (ja) * 1988-10-12 1999-03-17 株式会社日立製作所 情報処理システム
US5047927A (en) * 1988-10-28 1991-09-10 National Semiconductor Corporation Memory management in packet data mode systems
US5150465A (en) * 1988-11-30 1992-09-22 Compaq Computer Corporation Mode-selectable integrated disk drive for computer
EP0374764B1 (en) * 1988-12-19 2001-04-04 Nec Corporation Data transfer apparatus
US5097410A (en) * 1988-12-30 1992-03-17 International Business Machines Corporation Multimode data system for transferring control and data information in an i/o subsystem
US5237676A (en) * 1989-01-13 1993-08-17 International Business Machines Corp. High speed data transfer system which adjusts data transfer speed in response to indicated transfer speed capability of connected device
US5020023A (en) * 1989-02-23 1991-05-28 International Business Machines Corporation Automatic vernier synchronization of skewed data streams
US5079693A (en) * 1989-02-28 1992-01-07 Integrated Device Technology, Inc. Bidirectional FIFO buffer having reread and rewrite means
US5117486A (en) * 1989-04-21 1992-05-26 International Business Machines Corp. Buffer for packetizing block of data with different sizes and rates received from first processor before transferring to second processor
EP0398523A3 (en) * 1989-05-19 1991-08-21 Hitachi, Ltd. A device for data i/o and execution support in digital processors
EP0412269A3 (en) * 1989-08-11 1992-02-26 International Business Machines Corporation Channel and extender unit operable with byte mode or non-byte mode control units
US5224213A (en) * 1989-09-05 1993-06-29 International Business Machines Corporation Ping-pong data buffer for transferring data from one data bus to another data bus
US5146401A (en) * 1989-09-05 1992-09-08 Honeywell Inc. Apparatus for providing a universal interface in a process control system
US5247616A (en) * 1989-10-23 1993-09-21 International Business Machines Corporation Computer system having different communications facilities and data transfer processes between different computers
US6240496B1 (en) 1989-11-24 2001-05-29 Hyundai Electronics America Architecture and configuring method for a computer expansion board
JPH04242852A (ja) * 1990-02-13 1992-08-31 Internatl Business Mach Corp <Ibm> 多重処理のための先入れ先出しバッファ待ち行列の管理機構および方法
US5315708A (en) * 1990-02-28 1994-05-24 Micro Technology, Inc. Method and apparatus for transferring data through a staging memory
DE69123665T2 (de) * 1990-08-31 1997-07-10 Advanced Micro Devices Inc Integrierte digitale Verarbeitungsvorrichtung
US5206936A (en) * 1990-08-31 1993-04-27 International Business Machines Corporation Apparatus for exchanging channel adapter status among multiple channel adapters
DE4032044C2 (de) * 1990-10-09 1994-02-03 Pfister Gmbh Ansteuerschaltungsanordnung für ein Datenverarbeitungssystem mit mehreren Bildschirmeinheiten
EP0510245A1 (en) * 1991-04-22 1992-10-28 Acer Incorporated System and method for a fast data write from a computer system to a storage system
US5377328A (en) * 1991-06-05 1994-12-27 Data General Corporation Technique for providing improved signal integrity on computer systems interface buses
US5257391A (en) * 1991-08-16 1993-10-26 Ncr Corporation Disk controller having host interface and bus switches for selecting buffer and drive busses respectively based on configuration control signals
US5465355A (en) * 1991-09-04 1995-11-07 International Business Machines Corporation Establishing and restoring paths in a data processing I/O system
US5303261A (en) * 1991-11-29 1994-04-12 General Electric Company High-throughput pipelined communication channel for interruptible data transmission
US5388237A (en) * 1991-12-30 1995-02-07 Sun Microsystems, Inc. Method of and apparatus for interleaving multiple-channel DMA operations
CA2080210C (en) * 1992-01-02 1998-10-27 Nader Amini Bidirectional data storage facility for bus interface unit
US5396597A (en) * 1992-04-03 1995-03-07 International Business Machines Corporation System for transferring data between processors via dual buffers within system memory with first and second processors accessing system memory directly and indirectly
DE4219172A1 (de) * 1992-06-11 1993-02-11 Siemens Nixdorf Inf Syst Schaltungsanordnung zum datentransfer zwischen einem datenverarbeitungssystem und einem datenuebertragungssystem
US5337414A (en) * 1992-09-22 1994-08-09 Unisys Corporation Mass data storage and retrieval system
US5430847A (en) * 1992-10-22 1995-07-04 International Business Machines Corporation Method and system for extending system buses to external devices
US5771397A (en) * 1993-12-09 1998-06-23 Quantum Corporation SCSI disk drive disconnection/reconnection timing method for reducing bus utilization
WO1995028671A1 (en) * 1994-04-18 1995-10-26 Green Logic Inc. An improved system logic controller for digital computers
US6477584B1 (en) 1997-03-21 2002-11-05 Lsi Logic Corporation Message FIFO empty early warning method
US5950014A (en) * 1997-03-21 1999-09-07 Lsi Logic Corporation Methodology for pull model invocation
DE10050980A1 (de) 2000-10-13 2002-05-02 Systemonic Ag Speicherkonfiguration mit I/O-Unterstützung
US7941229B2 (en) * 2007-06-06 2011-05-10 Rockwell Automation Technologies, Inc. High-speed sequential sampling of I/O data for industrial control
US9800509B2 (en) * 2014-02-20 2017-10-24 Uvic Industry Partnerships Inc. System and method for efficient transport of large data files

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS55143635A (en) * 1979-04-24 1980-11-10 Nec Corp Input-output controller
JPS56137420A (en) * 1980-03-27 1981-10-27 Toshiba Corp Input and output controlling system
JPS57209525A (en) * 1981-06-19 1982-12-22 Fujitsu Ltd Access controlling system for channel buffer

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4040026A (en) * 1974-05-08 1977-08-02 Francois Gernelle Channel for exchanging information between a computer and rapid peripheral units
US4228496A (en) * 1976-09-07 1980-10-14 Tandem Computers Incorporated Multiprocessor system
US4287562A (en) * 1979-09-06 1981-09-01 Honeywell Information Systems Inc. Real time adapter unit for use in a data processing system
JPS5789128A (en) * 1980-11-25 1982-06-03 Hitachi Ltd Controlling system for information interchange

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS55143635A (en) * 1979-04-24 1980-11-10 Nec Corp Input-output controller
JPS56137420A (en) * 1980-03-27 1981-10-27 Toshiba Corp Input and output controlling system
JPS57209525A (en) * 1981-06-19 1982-12-22 Fujitsu Ltd Access controlling system for channel buffer

Also Published As

Publication number Publication date
JPH0317145B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1991-03-07
MX155253A (es) 1988-02-10
US4571671A (en) 1986-02-18
EP0125561A3 (en) 1988-01-13
EP0125561A2 (en) 1984-11-21
BR8402215A (pt) 1985-04-02
EP0125561B1 (en) 1990-10-31
DE3483492D1 (de) 1990-12-06

Similar Documents

Publication Publication Date Title
JPS59208630A (ja) デ−タ処理システム
US4047157A (en) Secondary storage facility for data processing
US4007448A (en) Drive for connection to multiple controllers in a digital data secondary storage facility
US4245301A (en) Information processing system
US4115854A (en) Channel bus controller
JPH0562382B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPS618785A (ja) 記憶装置アクセス制御方式
WO1991014228A1 (en) Buffering system for dynamically providing data to multiple storage elements
JPS6142049A (ja) デ−タ処理システム
JPS62297952A (ja) 可変長デ−タの記憶方式
CA1103324A (en) Request forwarding system
US5734926A (en) Direct memory access controller in an integrated circuit
CA1173929A (en) Bus system
EP0437160B1 (en) Main storage memory cards having single bit set and reset functions
JPH02148245A (ja) バッファメモリ構成
JPH0225958A (ja) 高速データ転送システム
JPH0149972B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPS6367702B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPH025666A (ja) 伝送ライン走査方法
JP2689523B2 (ja) Dma転送装置
JPS6224830B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JPS59142655A (ja) 同時アクセス可能なメモリ制御方式
JPS61118847A (ja) メモリの同時アクセス制御方式
JPH06105922B2 (ja) 通信制御装置
JPS6217879Y2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)