JPS58150394A - 加入者回路の誤制御防止方法 - Google Patents
加入者回路の誤制御防止方法Info
- Publication number
- JPS58150394A JPS58150394A JP3272282A JP3272282A JPS58150394A JP S58150394 A JPS58150394 A JP S58150394A JP 3272282 A JP3272282 A JP 3272282A JP 3272282 A JP3272282 A JP 3272282A JP S58150394 A JPS58150394 A JP S58150394A
- Authority
- JP
- Japan
- Prior art keywords
- data
- control
- frame
- circuit
- subscriber
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04Q—SELECTING
- H04Q11/00—Selecting arrangements for multiplex systems
- H04Q11/04—Selecting arrangements for multiplex systems for time-division multiplexing
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Interface Circuits In Exchanges (AREA)
- Use Of Switch Circuits For Exchanges And Methods Of Control Of Multiplex Exchanges (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP3272282A JPS58150394A (ja) | 1982-03-02 | 1982-03-02 | 加入者回路の誤制御防止方法 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP3272282A JPS58150394A (ja) | 1982-03-02 | 1982-03-02 | 加入者回路の誤制御防止方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS58150394A true JPS58150394A (ja) | 1983-09-07 |
| JPH0224080B2 JPH0224080B2 (enExample) | 1990-05-28 |
Family
ID=12366728
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP3272282A Granted JPS58150394A (ja) | 1982-03-02 | 1982-03-02 | 加入者回路の誤制御防止方法 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS58150394A (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS61224629A (ja) * | 1985-03-29 | 1986-10-06 | Hitachi Ltd | 時分割集線装置におけるフレ−ム同期装置 |
-
1982
- 1982-03-02 JP JP3272282A patent/JPS58150394A/ja active Granted
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS61224629A (ja) * | 1985-03-29 | 1986-10-06 | Hitachi Ltd | 時分割集線装置におけるフレ−ム同期装置 |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0224080B2 (enExample) | 1990-05-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US3806881A (en) | Memory arrangement control system | |
| US6223253B1 (en) | Word selection logic to implement an 80 or 96-bit cache SRAM | |
| EP0569755A1 (en) | Memory device with redundant disk array | |
| US4507729A (en) | Error processing system using two different types of replace logic | |
| JPS58150394A (ja) | 加入者回路の誤制御防止方法 | |
| WO1981002480A1 (en) | Memory addressing apparatus and method | |
| US5748555A (en) | Memory address preview control circuit | |
| JPH0236010B2 (enExample) | ||
| JPH09180450A (ja) | 半導体記憶装置 | |
| JPS59206972A (ja) | 共有メモリ | |
| JPH01124193A (ja) | 半導体記憶装置 | |
| JPS6076790A (ja) | メモリ装置 | |
| US4310902A (en) | Information storage arrangements | |
| JPS648958B2 (enExample) | ||
| JPH11184761A (ja) | リードモディファイライト制御システム | |
| US20030126382A1 (en) | Memory, processor system and method for performing write operations on a memory region | |
| JPH0340417B2 (enExample) | ||
| JPH01195552A (ja) | メモリアクセス制御方式 | |
| JP2635460B2 (ja) | 高速伝送システムの故障監視方法 | |
| JPH0743668B2 (ja) | アクセス制御装置 | |
| JP2878160B2 (ja) | 競合調停装置 | |
| JPH0259493B2 (enExample) | ||
| JP2586350B2 (ja) | Osi管理における障害検出処理方法及び装置 | |
| JPS6389951A (ja) | キヤツシユメモリ装置 | |
| JPH02209041A (ja) | 障害子局検出方法 |