JPS57199043A - Operating device - Google Patents
Operating deviceInfo
- Publication number
- JPS57199043A JPS57199043A JP8539481A JP8539481A JPS57199043A JP S57199043 A JPS57199043 A JP S57199043A JP 8539481 A JP8539481 A JP 8539481A JP 8539481 A JP8539481 A JP 8539481A JP S57199043 A JPS57199043 A JP S57199043A
- Authority
- JP
- Japan
- Prior art keywords
- carry
- circuit
- output
- significant bit
- inputted
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/50—Adding; Subtracting
- G06F7/505—Adding; Subtracting in bit-parallel fashion, i.e. having a different digit-handling circuit for each denomination
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computational Mathematics (AREA)
- Mathematical Analysis (AREA)
- Pure & Applied Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- Mathematical Optimization (AREA)
- General Engineering & Computer Science (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8539481A JPS57199043A (en) | 1981-06-03 | 1981-06-03 | Operating device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8539481A JPS57199043A (en) | 1981-06-03 | 1981-06-03 | Operating device |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS57199043A true JPS57199043A (en) | 1982-12-06 |
JPS622329B2 JPS622329B2 (enrdf_load_stackoverflow) | 1987-01-19 |
Family
ID=13857548
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP8539481A Granted JPS57199043A (en) | 1981-06-03 | 1981-06-03 | Operating device |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS57199043A (enrdf_load_stackoverflow) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2018116483A1 (ja) * | 2016-12-21 | 2018-06-28 | 和己 阿部 | 11進法以上の位取り記数法にてコンピュータ内部に表現された数値を用いた計算 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5047532A (enrdf_load_stackoverflow) * | 1973-08-27 | 1975-04-28 | ||
JPS5563434A (en) * | 1978-11-07 | 1980-05-13 | Fujitsu Ltd | Adder |
-
1981
- 1981-06-03 JP JP8539481A patent/JPS57199043A/ja active Granted
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5047532A (enrdf_load_stackoverflow) * | 1973-08-27 | 1975-04-28 | ||
JPS5563434A (en) * | 1978-11-07 | 1980-05-13 | Fujitsu Ltd | Adder |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2018116483A1 (ja) * | 2016-12-21 | 2018-06-28 | 和己 阿部 | 11進法以上の位取り記数法にてコンピュータ内部に表現された数値を用いた計算 |
Also Published As
Publication number | Publication date |
---|---|
JPS622329B2 (enrdf_load_stackoverflow) | 1987-01-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
GB1312791A (en) | Arithmetic and logical units | |
JPS57199043A (en) | Operating device | |
GB1171266A (en) | Arithmetic and Logic Circuits, e.g. for use in Computing | |
GB1135108A (en) | Binary digital circuits | |
US4989174A (en) | Fast gate and adder for microprocessor ALU | |
JPS52133747A (en) | Semiconductor logic gate circuit | |
JPS553064A (en) | Binary/decimal adder device | |
RU2006915C1 (ru) | Устройство для сложения | |
JPS56147237A (en) | Operation processing device | |
JPS53121435A (en) | Arithmetic operation control unit | |
JPS5627457A (en) | Parity prediction system of shifter | |
JPS5360129A (en) | Full adder circuit | |
JPS57157639A (en) | Semiconductor circuit | |
JPS5846732B2 (ja) | 論理演算回路 | |
GB1390052A (en) | Number squaring apparatus | |
JPS6442720A (en) | Clock generating circuit | |
SU1465997A1 (ru) | Асинхронный распределитель | |
RU2007861C1 (ru) | Реверсивный двоичный счетчик | |
JPS5769410A (en) | Programmable logic controller | |
JPS57106238A (en) | Semiconductor logical integrated circuit device | |
JPS6428725A (en) | Floating point arithmetic circuit | |
JPS5794842A (en) | Arithmetic device | |
DE3483154D1 (de) | Schaltungsanordnung zur pruefbiterzeugung. | |
JPS57106229A (en) | Cmos multiinput storage circuit | |
JPS5643830A (en) | Logic circuit of low electric power consumption |