JPS57130458A - Film substrate structure - Google Patents

Film substrate structure

Info

Publication number
JPS57130458A
JPS57130458A JP1618381A JP1618381A JPS57130458A JP S57130458 A JPS57130458 A JP S57130458A JP 1618381 A JP1618381 A JP 1618381A JP 1618381 A JP1618381 A JP 1618381A JP S57130458 A JPS57130458 A JP S57130458A
Authority
JP
Japan
Prior art keywords
lead
back plane
copper foils
connection
film substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP1618381A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6217859B2 (enrdf_load_stackoverflow
Inventor
Yoshio Miura
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tokyo Sanyo Electric Co Ltd
Sanyo Electric Co Ltd
Sanyo Denki Co Ltd
Original Assignee
Tokyo Sanyo Electric Co Ltd
Sanyo Electric Co Ltd
Sanyo Denki Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tokyo Sanyo Electric Co Ltd, Sanyo Electric Co Ltd, Sanyo Denki Co Ltd filed Critical Tokyo Sanyo Electric Co Ltd
Priority to JP1618381A priority Critical patent/JPS57130458A/ja
Priority to GB8200313A priority patent/GB2093401B/en
Priority to DE3201133A priority patent/DE3201133A1/de
Publication of JPS57130458A publication Critical patent/JPS57130458A/ja
Publication of JPS6217859B2 publication Critical patent/JPS6217859B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/022Processes for manufacturing precursors of printed circuits, i.e. copper-clad substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49534Multi-layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49572Lead-frames or other flat leads consisting of thin flexible metallic tape with or without a film carrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)
  • Wire Bonding (AREA)
JP1618381A 1981-01-17 1981-02-04 Film substrate structure Granted JPS57130458A (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP1618381A JPS57130458A (en) 1981-02-04 1981-02-04 Film substrate structure
GB8200313A GB2093401B (en) 1981-01-17 1982-01-06 Composite film
DE3201133A DE3201133A1 (de) 1981-01-17 1982-01-15 Verbundschichtanordnung, insbesondere zur verwendung in einer halbleiteranordnung sowie verfahren zu deren herstellung

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1618381A JPS57130458A (en) 1981-02-04 1981-02-04 Film substrate structure

Publications (2)

Publication Number Publication Date
JPS57130458A true JPS57130458A (en) 1982-08-12
JPS6217859B2 JPS6217859B2 (enrdf_load_stackoverflow) 1987-04-20

Family

ID=11909395

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1618381A Granted JPS57130458A (en) 1981-01-17 1981-02-04 Film substrate structure

Country Status (1)

Country Link
JP (1) JPS57130458A (enrdf_load_stackoverflow)

Also Published As

Publication number Publication date
JPS6217859B2 (enrdf_load_stackoverflow) 1987-04-20

Similar Documents

Publication Publication Date Title
KR890015462A (ko) 세라믹-금속 복합물 기판과 이것으로 구성된 회로기판 및 그 제조방법
JPS57130458A (en) Film substrate structure
JPS55138864A (en) Method of fabricating semiconductor assembling substrate
JPS5715447A (en) Production of substrate for carrying components
JPS5718347A (en) Mounting structure of ic
JPH0730240A (ja) プリント配線板及びその製造方法
JP2749685B2 (ja) 回路基板の製造方法
JPS641291A (en) Flexible circuit board and manufacture thereof
JPS5772357A (en) Mounting method of integrated circuit
JPS5669850A (en) Method for sealing semiconductor device
US6197208B1 (en) Method for metallizing at least one printed circuit board or at least one pressed screen and at least one hybrid
JP2521968B2 (ja) 配線板
JPS5418672A (en) Bonding method for beam lead
JPS6459991A (en) Manufacture of printed wiring board
JPS6442140A (en) Connection of integrated circuit
KR940006229A (ko) Tab테이프 및 그 제조방법
JPS58221667A (ja) チツプ部品の半田付方法
JPS62163390A (ja) プリント基板の外形加工法
JPS57130457A (en) Mass assembling method of semiconductor device
JPS5831431Y2 (ja) 印刷配線板
JPS6412595A (en) Mounting structure of printed board
JP2942401B2 (ja) メッキ用治具
JPS5552231A (en) Semiconductor attaching device
JPH04199650A (ja) 半導体装着用回路基板
JPS58225697A (ja) 金属ベ−スプリント配線板の製造方法