JPS56130877A - Control system for burrer memory - Google Patents

Control system for burrer memory

Info

Publication number
JPS56130877A
JPS56130877A JP3402980A JP3402980A JPS56130877A JP S56130877 A JPS56130877 A JP S56130877A JP 3402980 A JP3402980 A JP 3402980A JP 3402980 A JP3402980 A JP 3402980A JP S56130877 A JPS56130877 A JP S56130877A
Authority
JP
Japan
Prior art keywords
storage section
effective display
directory
agreement
address information
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP3402980A
Other languages
Japanese (ja)
Other versions
JPS622344B2 (en
Inventor
Tetsuya Kawakami
Tadaaki Bando
Yasushi Fukunaga
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi Engineering Co Ltd
Hitachi Ltd
Original Assignee
Hitachi Engineering Co Ltd
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi Engineering Co Ltd, Hitachi Ltd filed Critical Hitachi Engineering Co Ltd
Priority to JP3402980A priority Critical patent/JPS56130877A/en
Publication of JPS56130877A publication Critical patent/JPS56130877A/en
Publication of JPS622344B2 publication Critical patent/JPS622344B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/0802Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System Of A Hierarchy Structure (AREA)

Abstract

PURPOSE:To make argreement the content of a buffer memory with a main memory, by separating a directory and an effective display and storage section and making ineffective only in the agreement of the directory, without reading out the effective display and storage section at the making ineffective. CONSTITUTION:The directory 26 and the effective display and storage section 27 are separated, the selector 35 is added so that separate accessing can be made and the AND circuit 19 can be moved to the access from CPU only. At the first half the timing signal 83, the address from CPU checks the propriety of the agreement of the address information at the directory 26 and comparator 28, and at the latter half, the effective display and storage section 27 is read out, and the agreement of the address information and its effectiveness are confirmed at the AND circuit 29 and if so, data is fed to CPU from the data storage section 34. At the same time, at the latter half, the comparison of address information is made at the comparator 28, and if ineffectiveness is required, the effective display and storage section 27 is accessed to make ineffective the area. With the constitution like this, the content of the main and buffer memory is made to agree.
JP3402980A 1980-03-19 1980-03-19 Control system for burrer memory Granted JPS56130877A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP3402980A JPS56130877A (en) 1980-03-19 1980-03-19 Control system for burrer memory

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3402980A JPS56130877A (en) 1980-03-19 1980-03-19 Control system for burrer memory

Publications (2)

Publication Number Publication Date
JPS56130877A true JPS56130877A (en) 1981-10-14
JPS622344B2 JPS622344B2 (en) 1987-01-19

Family

ID=12402925

Family Applications (1)

Application Number Title Priority Date Filing Date
JP3402980A Granted JPS56130877A (en) 1980-03-19 1980-03-19 Control system for burrer memory

Country Status (1)

Country Link
JP (1) JPS56130877A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2012058973A (en) * 2010-09-08 2012-03-22 Nec Commun Syst Ltd Cache memory control device and method

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS51148334A (en) * 1975-06-16 1976-12-20 Hitachi Ltd Buffer memory control method
JPS54106135A (en) * 1978-02-08 1979-08-20 Nec Corp Data process system
JPS54140841A (en) * 1978-04-25 1979-11-01 Nec Corp Memory control system of multiprocessor system

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS51148334A (en) * 1975-06-16 1976-12-20 Hitachi Ltd Buffer memory control method
JPS54106135A (en) * 1978-02-08 1979-08-20 Nec Corp Data process system
JPS54140841A (en) * 1978-04-25 1979-11-01 Nec Corp Memory control system of multiprocessor system

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2012058973A (en) * 2010-09-08 2012-03-22 Nec Commun Syst Ltd Cache memory control device and method

Also Published As

Publication number Publication date
JPS622344B2 (en) 1987-01-19

Similar Documents

Publication Publication Date Title
EP0149049A3 (en) Data memory with simultaneous write and read
EP0304615A3 (en) Data rearrangement processor
AU5297286A (en) Controlling access in multi-cache system
JPS56130877A (en) Control system for burrer memory
JPS5617440A (en) Memory sharing system
JPS5563453A (en) Memory system
JPS5520577A (en) Access control unit for information processing disk memory device
JPS55108030A (en) Data transfer control system
JPS5733472A (en) Memory access control system
JPS5577072A (en) Buffer memory control system
JPS5621261A (en) Processing system for memory unit read/write
JPS578980A (en) Memory device
JPS563485A (en) Buffer memory device
JPS57176464A (en) Data transfer system
JPS5659339A (en) Input/output control unit
JPS55112661A (en) Memory control unit
JPS6419457A (en) Memory device
JPS5699555A (en) Operation log storage device of information processing device
JPS57152600A (en) Duplicating system of memory device
JPS5748149A (en) Memory device
JPS55119728A (en) Multichannel control system
JPS57111873A (en) Multi-address memory circuit
JPS5720851A (en) Data processor
JPS5710851A (en) Status history memory device
JPS57162026A (en) Data file controlling system