JPS5559579A - Sequence controller - Google Patents

Sequence controller

Info

Publication number
JPS5559579A
JPS5559579A JP13149078A JP13149078A JPS5559579A JP S5559579 A JPS5559579 A JP S5559579A JP 13149078 A JP13149078 A JP 13149078A JP 13149078 A JP13149078 A JP 13149078A JP S5559579 A JPS5559579 A JP S5559579A
Authority
JP
Japan
Prior art keywords
input
circuit
supplied
processor
address
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP13149078A
Other languages
Japanese (ja)
Inventor
Ikuo Masuda
Tadashi Kirisawa
Makoto Taguchi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi Ltd
Original Assignee
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi Ltd filed Critical Hitachi Ltd
Priority to JP13149078A priority Critical patent/JPS5559579A/en
Publication of JPS5559579A publication Critical patent/JPS5559579A/en
Pending legal-status Critical Current

Links

Landscapes

  • Programmable Controllers (AREA)

Abstract

PURPOSE: To obtain a sequence controller which prevents the lowering of the process speed of the logic arithmetic processor by installing two arithmetic processors plus the common RAM which is given the access by those arithmetic processors.
CONSTITUTION: Input/output address (a) and output data (a') are supplied to input/output bus 5 from logic arithmetic processor 1A, and also supplied to one side of selection circuit 7. The other input of circuit 7 is for input/output address (c) and output data (c') of auxiliary arithmetic processor 1B. Address (c) which gives an address to RAM4 is generaed at processor 1B to be detected by decoder 8, and thus high-level signal (d) is supplied to timing circuit 9. Circuit 9, receiving signal (d), turns off ready signal (e) to be sent to 1B to stop the action of 1B as well as turn signal (s) to a high level. Thus circuit 7 selects signals (c) and (c') for processor 1B and then supplied them to RAM4 in the form of signals (f) and (f'). Generally, input data (b) is set up after sending signal (a) to bus 5.
COPYRIGHT: (C)1980,JPO&Japio
JP13149078A 1978-10-27 1978-10-27 Sequence controller Pending JPS5559579A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP13149078A JPS5559579A (en) 1978-10-27 1978-10-27 Sequence controller

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP13149078A JPS5559579A (en) 1978-10-27 1978-10-27 Sequence controller

Publications (1)

Publication Number Publication Date
JPS5559579A true JPS5559579A (en) 1980-05-06

Family

ID=15059204

Family Applications (1)

Application Number Title Priority Date Filing Date
JP13149078A Pending JPS5559579A (en) 1978-10-27 1978-10-27 Sequence controller

Country Status (1)

Country Link
JP (1) JPS5559579A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57206906A (en) * 1981-06-15 1982-12-18 Hitachi Ltd Operation controlling device
JPS5840619A (en) * 1981-09-04 1983-03-09 Hitachi Ltd Sequence controller and its control method
JPS5965306A (en) * 1982-10-06 1984-04-13 Canon Inc Sequence controller
JPS5965307A (en) * 1982-10-06 1984-04-13 Canon Inc Sequence controller

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57206906A (en) * 1981-06-15 1982-12-18 Hitachi Ltd Operation controlling device
JPS5840619A (en) * 1981-09-04 1983-03-09 Hitachi Ltd Sequence controller and its control method
JPS5965306A (en) * 1982-10-06 1984-04-13 Canon Inc Sequence controller
JPS5965307A (en) * 1982-10-06 1984-04-13 Canon Inc Sequence controller

Similar Documents

Publication Publication Date Title
JPS5559579A (en) Sequence controller
JPS5544662A (en) Input/output program control unit
JPS5248938A (en) Initial program load system
JPS5347737A (en) Detection circuit for process request
JPS5599656A (en) Interruption processor
JPS5685127A (en) Digital signal processor
JPS54141536A (en) Information processing system
JPS5394836A (en) Data process system
JPS5269520A (en) Mode switching unit
JPS5478633A (en) Machine number setting system
JPS5363829A (en) Generation control system of interrupt signal and interrupt circuit its execution
JPS5588140A (en) Address branch system of microprogram controller
JPS54127234A (en) Input-output port control circuit
JPS5518790A (en) Microprocessor
JPS51122349A (en) Jump address determination method by external input
JPS5346243A (en) Processor control system
JPS5466730A (en) Input processor for sequence controller
JPS5329480A (en) Program controller
JPS52151491A (en) On-line maintenance system of programable sequence controller
JPS5394826A (en) Control device for input/output signal
JPS5674761A (en) Information processor
JPS5476031A (en) Input/output control system for electronic computer
JPS5398744A (en) Data transfer system
JPS5457918A (en) Memory access processing system
JPS5494848A (en) Operation processing system