JPS54100651A - Pulse-width/pusle-period converter circuit - Google Patents

Pulse-width/pusle-period converter circuit

Info

Publication number
JPS54100651A
JPS54100651A JP670978A JP670978A JPS54100651A JP S54100651 A JPS54100651 A JP S54100651A JP 670978 A JP670978 A JP 670978A JP 670978 A JP670978 A JP 670978A JP S54100651 A JPS54100651 A JP S54100651A
Authority
JP
Japan
Prior art keywords
circuit
output
phi2
input
data din
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP670978A
Other languages
Japanese (ja)
Other versions
JPS5950140B2 (en
Inventor
Toshiro Kato
Takayuki Okino
Koichi Shimoi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP53006709A priority Critical patent/JPS5950140B2/en
Publication of JPS54100651A publication Critical patent/JPS54100651A/en
Publication of JPS5950140B2 publication Critical patent/JPS5950140B2/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/60Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers
    • G06F7/62Performing operations exclusively by counting total number of pulses ; Multiplication, division or derived operations using combined denominational and incremental processing by counters, i.e. without column shift

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Computational Mathematics (AREA)
  • Computing Systems (AREA)
  • Mathematical Analysis (AREA)
  • Mathematical Optimization (AREA)
  • Mathematical Physics (AREA)
  • Pure & Applied Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Manipulation Of Pulses (AREA)

Abstract

PURPOSE:To obtain an inexpensive and practical circuit by combining a dividing circuit and multiplier circuit together and by composing the divider circuit of a shift register. CONSTITUTION:In Nd divider circuit 14 composed of a shift register, input data Din supplied from input terminal 11 at frequency (f1) and timing of input clock CLin has its rise phase shifted at frequency f1/Nd 1/f1 by 1/f1, and is supplied to buffer memory 13 as read pulses phi1, phi2 of the pulse width multiplied by Nd, which are read out at the same timing as that when the input is divided. On the other hand, the output of Nd divider circuit 14 is multiplied by Nn to form output clock CLout. Then, the output is divided by Nn again in Nn divider circuit 16 to generate read-out pulses phi1, phi2 . Although the repetitive frequency of pulses phi1, phi2 is f1/Nd, the pulse width is Nd X Nn X 1/f1 and the rise phase is shifted Nd/Nn X 1/f1 by Nd/Nn X 1/f1. Input data Din from buffer memory 13 and input Data Din from the AND circuit are sampled through AND circuit 17-1, etc., and sent out from output Q of D-FF19 through the OR circuit.
JP53006709A 1978-01-26 1978-01-26 Pulse width/pulse period conversion circuit Expired JPS5950140B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP53006709A JPS5950140B2 (en) 1978-01-26 1978-01-26 Pulse width/pulse period conversion circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP53006709A JPS5950140B2 (en) 1978-01-26 1978-01-26 Pulse width/pulse period conversion circuit

Publications (2)

Publication Number Publication Date
JPS54100651A true JPS54100651A (en) 1979-08-08
JPS5950140B2 JPS5950140B2 (en) 1984-12-06

Family

ID=11645812

Family Applications (1)

Application Number Title Priority Date Filing Date
JP53006709A Expired JPS5950140B2 (en) 1978-01-26 1978-01-26 Pulse width/pulse period conversion circuit

Country Status (1)

Country Link
JP (1) JPS5950140B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61154025U (en) * 1985-03-14 1986-09-24
JPH02150834U (en) * 1989-05-22 1990-12-27

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60142889U (en) * 1984-03-02 1985-09-21 カシオ計算機株式会社 Magnetic tape playback device with radio
US11880240B2 (en) * 2019-01-25 2024-01-23 Lg Electronics Inc. Display device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61154025U (en) * 1985-03-14 1986-09-24
JPH02150834U (en) * 1989-05-22 1990-12-27

Also Published As

Publication number Publication date
JPS5950140B2 (en) 1984-12-06

Similar Documents

Publication Publication Date Title
KR850001645A (en) Magnification circuit
JPS577634A (en) Frequency dividing circuit
JPS5345939A (en) Ram circuit
EP0895356A3 (en) Signal change detection circuit
JPS53116134A (en) Peak holding circuit
JPS54100651A (en) Pulse-width/pusle-period converter circuit
JPS5214341A (en) Frequency divider circuit
JPS53139456A (en) Clock driver circuit
JPS5227250A (en) Oscillating circuit
SU1221726A1 (en) Device for delaying pulses
JPS6490611A (en) Waveform generator
SU1695389A1 (en) Device for shifting pulses
SU1153326A1 (en) Multiplying device
SU1190501A1 (en) Device for synchronizing pulses
JPS5373047A (en) Generation circuit for timing signal
SU869060A1 (en) Pulse frequency divider
JPS5286758A (en) High accurate digital delay circuit
JPS5333564A (en) Waveform sampling system
JPS5327324A (en) Set circuit for digital value
JPS51149761A (en) Delay pulse generating circuit
JPH02288433A (en) Diffusion code generator
JPS53121533A (en) Multiplier circuit system
JPS55129998A (en) Transfer efficiency correcting circuit
JPS56160133A (en) Generating system of synchronous single pulse
JPS5657961A (en) Period-voltage converting circuit