JPS5055236A - - Google Patents
Info
- Publication number
- JPS5055236A JPS5055236A JP49107907A JP10790774A JPS5055236A JP S5055236 A JPS5055236 A JP S5055236A JP 49107907 A JP49107907 A JP 49107907A JP 10790774 A JP10790774 A JP 10790774A JP S5055236 A JPS5055236 A JP S5055236A
- Authority
- JP
- Japan
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/50—Adding; Subtracting
- G06F7/501—Half or full adders, i.e. basic adder cells for one denomination
- G06F7/503—Half or full adders, i.e. basic adder cells for one denomination using carry switching, i.e. the incoming carry being connected directly, or only via an inverter, to the carry output under control of a carry propagate signal
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2207/00—Indexing scheme relating to methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F2207/38—Indexing scheme relating to groups G06F7/38 - G06F7/575
- G06F2207/3804—Details
- G06F2207/386—Special constructional features
- G06F2207/3872—Precharge of output to prevent leakage
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computational Mathematics (AREA)
- Mathematical Analysis (AREA)
- Pure & Applied Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- Mathematical Optimization (AREA)
- General Engineering & Computer Science (AREA)
- Logic Circuits (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US00399031A US3843876A (en) | 1973-09-20 | 1973-09-20 | Electronic digital adder having a high speed carry propagation line |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPS5055236A true JPS5055236A (ja) | 1975-05-15 |
Family
ID=23577849
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP49107907A Pending JPS5055236A (ja) | 1973-09-20 | 1974-09-20 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US3843876A (ja) |
| JP (1) | JPS5055236A (ja) |
| DE (1) | DE2444399A1 (ja) |
| FR (1) | FR2245026B1 (ja) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS52149043A (en) * | 1976-06-04 | 1977-12-10 | Hewlett Packard Yokogawa | Logical circuit |
| JPS6474809A (en) * | 1987-09-16 | 1989-03-20 | Anritsu Corp | Digital frequency synthesizer |
Families Citing this family (37)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3932734A (en) * | 1974-03-08 | 1976-01-13 | Hawker Siddeley Dynamics Limited | Binary parallel adder employing high speed gating circuitry |
| JPS5841533B2 (ja) * | 1975-10-31 | 1983-09-13 | 日本電気株式会社 | ゼンカゲンサンカイロ |
| US4052604A (en) * | 1976-01-19 | 1977-10-04 | Hewlett-Packard Company | Binary adder |
| US4031379A (en) * | 1976-02-23 | 1977-06-21 | Intel Corporation | Propagation line adder and method for binary addition |
| DE2647982A1 (de) * | 1976-10-22 | 1978-04-27 | Siemens Ag | Logische schaltungsanordnung in integrierter mos-schaltkreistechnik |
| DE2649968A1 (de) * | 1976-10-30 | 1978-05-03 | Licentia Gmbh | Schaltungsanordnung zur uebertragsbildung |
| US4152775A (en) * | 1977-07-20 | 1979-05-01 | Intel Corporation | Single line propagation adder and method for binary addition |
| US4254471A (en) * | 1978-04-25 | 1981-03-03 | International Computers Limited | Binary adder circuit |
| US4338676A (en) * | 1980-07-14 | 1982-07-06 | Bell Telephone Laboratories, Incorporated | Asynchronous adder circuit |
| US4357675A (en) * | 1980-08-04 | 1982-11-02 | Bell Telephone Laboratories, Incorporated | Ripple-carry generating circuit with carry regeneration |
| DE3035631A1 (de) * | 1980-09-20 | 1982-05-06 | Deutsche Itt Industries Gmbh, 7800 Freiburg | Binaerer mos-paralleladdierer |
| US4425623A (en) | 1981-07-14 | 1984-01-10 | Rockwell International Corporation | Lookahead carry circuit apparatus |
| US4439835A (en) * | 1981-07-14 | 1984-03-27 | Rockwell International Corporation | Apparatus for and method of generation of ripple carry signals in conjunction with logical adding circuitry |
| JPS5896347A (ja) * | 1981-12-03 | 1983-06-08 | Toshiba Corp | 全加算器 |
| US4471455A (en) * | 1982-02-04 | 1984-09-11 | Dshkhunian Valery | Carry-forming unit |
| US4504924A (en) * | 1982-06-28 | 1985-03-12 | International Business Machines Corporation | Carry lookahead logical mechanism using affirmatively referenced transfer gates |
| US4486851A (en) * | 1982-07-01 | 1984-12-04 | Rca Corporation | Incrementing/decrementing circuit as for a FIR filter |
| US4559608A (en) * | 1983-01-21 | 1985-12-17 | Harris Corporation | Arithmetic logic unit |
| US4584660A (en) * | 1983-06-22 | 1986-04-22 | Harris Corporation | Reduction of series propagation delay and impedance |
| JPS60134932A (ja) * | 1983-12-24 | 1985-07-18 | Toshiba Corp | プリチヤ−ジ型の桁上げ連鎖加算回路 |
| DE3481559D1 (de) * | 1983-12-27 | 1990-04-12 | Nec Corp | Eine, fuer eine arithmetische operation hoher geschwindigkeit geeignete, uebertragsschaltung. |
| US4718034A (en) * | 1984-11-08 | 1988-01-05 | Data General Corporation | Carry-save propagate adder |
| FR2583182B1 (fr) * | 1985-06-11 | 1987-08-07 | Efcis | Additionneur a propagation de retenue avec precharge |
| EP0218071B1 (de) * | 1985-09-30 | 1993-02-17 | Siemens Aktiengesellschaft | Addierzelle für Carry-Ripple-Addierer in CMOS-Technik |
| ATE84155T1 (de) * | 1985-09-30 | 1993-01-15 | Siemens Ag | Mehrstelliger carry-ripple-addierer in cmostechnik mit zwei typen von addiererzellen. |
| JPH07104774B2 (ja) * | 1985-11-26 | 1995-11-13 | 株式会社東芝 | 同期式演算回路 |
| US5163019A (en) * | 1990-11-29 | 1992-11-10 | Brooktree Corporation | Binary carry circuitry |
| JPH04283829A (ja) * | 1991-03-13 | 1992-10-08 | Nec Corp | 全加算器 |
| KR0137969Y1 (ko) * | 1993-03-26 | 1999-04-01 | 문정환 | 캐리전달회로 |
| KR100247934B1 (ko) * | 1997-10-07 | 2000-03-15 | 윤종용 | 강유전체 램 장치 및 그 제조방법 |
| GB2396718B (en) * | 2002-12-23 | 2005-07-13 | Arithmatica Ltd | A logic circuit and method for carry and sum generation and method of designing such a logic circuit |
| GB2401962B (en) * | 2003-05-23 | 2005-05-18 | Arithmatica Ltd | A sum bit generation circuit |
| US20060173941A1 (en) * | 2005-01-31 | 2006-08-03 | Busaba Fadi Y | Systems and methods for implementing logic in a processor |
| US20060277243A1 (en) * | 2005-06-02 | 2006-12-07 | International Business Machines Corporation | Alternate representation of integers for efficient implementation of addition of a sequence of multiprecision integers |
| US7319578B2 (en) * | 2005-06-08 | 2008-01-15 | International Business Machines Corporation | Digital power monitor and adaptive self-tuning power management |
| US7991820B1 (en) | 2007-08-07 | 2011-08-02 | Leslie Imre Sohay | One step binary summarizer |
| US9471278B2 (en) * | 2014-09-25 | 2016-10-18 | Texas Instruments Incorporated | Low area full adder with shared transistors |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3465133A (en) * | 1966-06-07 | 1969-09-02 | North American Rockwell | Carry or borrow system for arithmetic computations |
| US3602705A (en) * | 1970-03-25 | 1971-08-31 | Westinghouse Electric Corp | Binary full adder circuit |
| US3717755A (en) * | 1971-05-21 | 1973-02-20 | Bell Telephone Labor Inc | Parallel adder using a carry propagation bus |
-
1973
- 1973-09-20 US US00399031A patent/US3843876A/en not_active Expired - Lifetime
-
1974
- 1974-09-17 DE DE19742444399 patent/DE2444399A1/de active Pending
- 1974-09-19 FR FR7431693A patent/FR2245026B1/fr not_active Expired
- 1974-09-20 JP JP49107907A patent/JPS5055236A/ja active Pending
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS52149043A (en) * | 1976-06-04 | 1977-12-10 | Hewlett Packard Yokogawa | Logical circuit |
| JPS6474809A (en) * | 1987-09-16 | 1989-03-20 | Anritsu Corp | Digital frequency synthesizer |
Also Published As
| Publication number | Publication date |
|---|---|
| US3843876A (en) | 1974-10-22 |
| FR2245026B1 (ja) | 1976-12-31 |
| DE2444399A1 (de) | 1975-10-16 |
| FR2245026A1 (ja) | 1975-04-18 |