JPH0622985Y2 - 多電源素子用パッケージ - Google Patents

多電源素子用パッケージ

Info

Publication number
JPH0622985Y2
JPH0622985Y2 JP1988116285U JP11628588U JPH0622985Y2 JP H0622985 Y2 JPH0622985 Y2 JP H0622985Y2 JP 1988116285 U JP1988116285 U JP 1988116285U JP 11628588 U JP11628588 U JP 11628588U JP H0622985 Y2 JPH0622985 Y2 JP H0622985Y2
Authority
JP
Japan
Prior art keywords
power supply
lead frame
package
power
wire
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP1988116285U
Other languages
English (en)
Japanese (ja)
Other versions
JPH0238738U (enrdf_load_stackoverflow
Inventor
貴稔 瀧川
寛彦 井原
貴雄 前田
正晴 安原
正策 山中
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sumitomo Electric Industries Ltd
Original Assignee
Sumitomo Electric Industries Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sumitomo Electric Industries Ltd filed Critical Sumitomo Electric Industries Ltd
Priority to JP1988116285U priority Critical patent/JPH0622985Y2/ja
Publication of JPH0238738U publication Critical patent/JPH0238738U/ja
Application granted granted Critical
Publication of JPH0622985Y2 publication Critical patent/JPH0622985Y2/ja
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/49105Connecting at different heights
    • H01L2224/49109Connecting at different heights outside the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49175Parallel arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16152Cap comprising a cavity for hosting the device, e.g. U-shaped cap
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16195Flat cap [not enclosing an internal cavity]

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Lead Frames For Integrated Circuits (AREA)
  • Wire Bonding (AREA)
JP1988116285U 1988-09-02 1988-09-02 多電源素子用パッケージ Expired - Lifetime JPH0622985Y2 (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1988116285U JPH0622985Y2 (ja) 1988-09-02 1988-09-02 多電源素子用パッケージ

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1988116285U JPH0622985Y2 (ja) 1988-09-02 1988-09-02 多電源素子用パッケージ

Publications (2)

Publication Number Publication Date
JPH0238738U JPH0238738U (enrdf_load_stackoverflow) 1990-03-15
JPH0622985Y2 true JPH0622985Y2 (ja) 1994-06-15

Family

ID=31358683

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1988116285U Expired - Lifetime JPH0622985Y2 (ja) 1988-09-02 1988-09-02 多電源素子用パッケージ

Country Status (1)

Country Link
JP (1) JPH0622985Y2 (enrdf_load_stackoverflow)

Also Published As

Publication number Publication date
JPH0238738U (enrdf_load_stackoverflow) 1990-03-15

Similar Documents

Publication Publication Date Title
US5521429A (en) Surface-mount flat package semiconductor device
JPH02306656A (ja) 樹脂封止型半導体装置
CN110783283B (zh) 具有对称布置的功率连接端的半导体封装及其制造方法
JPS59132155A (ja) 半導体装置用容器
JPH0622985Y2 (ja) 多電源素子用パッケージ
JPH07231069A (ja) 半導体装置及びその製造方法及びこれに使用されるリードフレーム
JPH0831490B2 (ja) ガラス封止型セラミックパッケージ
JPS60137041A (ja) 樹脂封止形半導体装置
JPH0625007Y2 (ja) 多電源素子用パツケージ
JPH0638426Y2 (ja) 多電源素子用パッケージ
JPH0622984Y2 (ja) 多電源素子用パッケージ
JPH069508Y2 (ja) 多電源素子用パツケージ
JPH03227045A (ja) パワーモジュール
JPH03280453A (ja) 半導体装置及びその製造方法
JPS6130742B2 (enrdf_load_stackoverflow)
JPH09139444A (ja) 樹脂封止型半導体装置
JP2612468B2 (ja) 電子部品搭載用基板
JPH11135532A (ja) 半導体チップ及び半導体装置
JPH04144162A (ja) 半導体装置
JPH01282846A (ja) 混成集積回路
JP2761995B2 (ja) 高放熱性集積回路パッケージ
JPH05243326A (ja) 半導体装置
JPH07221211A (ja) 半導体装置
JPS61288454A (ja) マルチチツプ搭載半導体デバイスのリ−ドフレ−ム
JP2646988B2 (ja) 樹脂封止型半導体装置