JPH0528537B2 - - Google Patents
Info
- Publication number
- JPH0528537B2 JPH0528537B2 JP59219124A JP21912484A JPH0528537B2 JP H0528537 B2 JPH0528537 B2 JP H0528537B2 JP 59219124 A JP59219124 A JP 59219124A JP 21912484 A JP21912484 A JP 21912484A JP H0528537 B2 JPH0528537 B2 JP H0528537B2
- Authority
- JP
- Japan
- Prior art keywords
- signal
- address
- read
- circuit
- write
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000001514 detection method Methods 0.000 claims description 34
- 230000005540 biological transmission Effects 0.000 claims description 15
- 230000001934 delay Effects 0.000 claims 1
- 238000005070 sampling Methods 0.000 description 10
- 238000013459 approach Methods 0.000 description 9
- 230000007423 decrease Effects 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000000034 method Methods 0.000 description 3
- 230000004044 response Effects 0.000 description 3
- 238000000605 extraction Methods 0.000 description 2
- 230000000630 rising effect Effects 0.000 description 2
- 108010076504 Protein Sorting Signals Proteins 0.000 description 1
- 230000001276 controlling effect Effects 0.000 description 1
- 230000001186 cumulative effect Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000000284 extract Substances 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 230000001105 regulatory effect Effects 0.000 description 1
- 230000002123 temporal effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/062—Synchronisation of signals having the same nominal but fluctuating bit rates, e.g. using buffers
- H04J3/0626—Synchronisation of signals having the same nominal but fluctuating bit rates, e.g. using buffers plesiochronous multiplexing systems, e.g. plesiochronous digital hierarchy [PDH], jitter attenuators
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Communication Control (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Time-Division Multiplex Systems (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59219124A JPS6196846A (ja) | 1984-10-17 | 1984-10-17 | プレジオクロナススリツプ制御回路 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59219124A JPS6196846A (ja) | 1984-10-17 | 1984-10-17 | プレジオクロナススリツプ制御回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6196846A JPS6196846A (ja) | 1986-05-15 |
JPH0528537B2 true JPH0528537B2 (enrdf_load_stackoverflow) | 1993-04-26 |
Family
ID=16730612
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP59219124A Granted JPS6196846A (ja) | 1984-10-17 | 1984-10-17 | プレジオクロナススリツプ制御回路 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6196846A (enrdf_load_stackoverflow) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0666766B2 (ja) * | 1985-10-11 | 1994-08-24 | 日本電気株式会社 | フレ−ムアライナ回路 |
JP5240513B2 (ja) | 2008-09-11 | 2013-07-17 | ソニー株式会社 | 情報処理装置および方法 |
-
1984
- 1984-10-17 JP JP59219124A patent/JPS6196846A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS6196846A (ja) | 1986-05-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4851710A (en) | Metastable prevent circuit | |
US5146477A (en) | Jitter control in digital communication links | |
US5263057A (en) | Method of reducing waiting time jitter | |
US3939438A (en) | Phase locked oscillator | |
US4054747A (en) | Data buffer | |
US4392234A (en) | PCM Signal interface apparatus | |
US4247936A (en) | Digital communications system with automatic frame synchronization and detector circuitry | |
US4385383A (en) | Error rate detector | |
US5802122A (en) | Transmission system comprising a matching circuit | |
US4507783A (en) | Error detection circuitry for digital systems | |
JPH0528537B2 (enrdf_load_stackoverflow) | ||
EP0308450B1 (en) | Jitter control in digital communications links | |
US5469476A (en) | Circuit and method for filtering voltage spikes | |
EP0453110B1 (en) | Synchronisation of digital audio signals | |
EP0396669B1 (en) | Method and apparatus for detecting impending overflow and/or underrun of elasticity buffer | |
KR100433079B1 (ko) | 입력 데이터 처리 회로 | |
JPH0528538B2 (enrdf_load_stackoverflow) | ||
US5444658A (en) | Elastic store memory circuit | |
US5548624A (en) | Destuff circuit for asynchronous digital signals | |
US5148450A (en) | Digital phase-locked loop | |
JPS639413B2 (enrdf_load_stackoverflow) | ||
JP2621897B2 (ja) | 非同期データ伝送用送信バッファ回路 | |
JP2748875B2 (ja) | クロック抽出回路 | |
JP3027652B2 (ja) | 位相制御回路 | |
KR900005144B1 (ko) | 전송 및 수신 클럭 위상차를 이용한 슬립 방지회로 |