JPH0521887Y2 - - Google Patents

Info

Publication number
JPH0521887Y2
JPH0521887Y2 JP1986105051U JP10505186U JPH0521887Y2 JP H0521887 Y2 JPH0521887 Y2 JP H0521887Y2 JP 1986105051 U JP1986105051 U JP 1986105051U JP 10505186 U JP10505186 U JP 10505186U JP H0521887 Y2 JPH0521887 Y2 JP H0521887Y2
Authority
JP
Japan
Prior art keywords
tie bar
resin
lead
leads
external
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP1986105051U
Other languages
English (en)
Japanese (ja)
Other versions
JPS6310567U (US20080094685A1-20080424-C00004.png
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP1986105051U priority Critical patent/JPH0521887Y2/ja
Publication of JPS6310567U publication Critical patent/JPS6310567U/ja
Application granted granted Critical
Publication of JPH0521887Y2 publication Critical patent/JPH0521887Y2/ja
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements

Landscapes

  • Lead Frames For Integrated Circuits (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
JP1986105051U 1986-07-08 1986-07-08 Expired - Lifetime JPH0521887Y2 (US20080094685A1-20080424-C00004.png)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1986105051U JPH0521887Y2 (US20080094685A1-20080424-C00004.png) 1986-07-08 1986-07-08

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1986105051U JPH0521887Y2 (US20080094685A1-20080424-C00004.png) 1986-07-08 1986-07-08

Publications (2)

Publication Number Publication Date
JPS6310567U JPS6310567U (US20080094685A1-20080424-C00004.png) 1988-01-23
JPH0521887Y2 true JPH0521887Y2 (US20080094685A1-20080424-C00004.png) 1993-06-04

Family

ID=30979113

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1986105051U Expired - Lifetime JPH0521887Y2 (US20080094685A1-20080424-C00004.png) 1986-07-08 1986-07-08

Country Status (1)

Country Link
JP (1) JPH0521887Y2 (US20080094685A1-20080424-C00004.png)

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5669852A (en) * 1979-11-09 1981-06-11 Mitsubishi Electric Corp Lead frame for semiconductor device

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5669852A (en) * 1979-11-09 1981-06-11 Mitsubishi Electric Corp Lead frame for semiconductor device

Also Published As

Publication number Publication date
JPS6310567U (US20080094685A1-20080424-C00004.png) 1988-01-23

Similar Documents

Publication Publication Date Title
KR950004495A (ko) 반도체장치, 리드프레임 및 반도체장치의 제조방법
KR960026692A (ko) 반도체 패키지 및 그 제조방법
JPH0521887Y2 (US20080094685A1-20080424-C00004.png)
US5083186A (en) Semiconductor device lead frame with rounded edges
JPS6151425B2 (US20080094685A1-20080424-C00004.png)
JPS6223097Y2 (US20080094685A1-20080424-C00004.png)
JPS60161646A (ja) 半導体装置用リ−ドフレ−ム
JPS6223094Y2 (US20080094685A1-20080424-C00004.png)
JPH0135478Y2 (US20080094685A1-20080424-C00004.png)
JPH0358452A (ja) 樹脂封止型半導体装置
JPS62205631A (ja) モ−ルド金型
JPH0351985Y2 (US20080094685A1-20080424-C00004.png)
JPS6233748B2 (US20080094685A1-20080424-C00004.png)
JPH05326752A (ja) 半導体パッケージ
JPH0526763Y2 (US20080094685A1-20080424-C00004.png)
JP3550006B2 (ja) リードフレームとこれを用いた半導体装置
KR100374135B1 (ko) 반도체 패키지 제조용 리드프레임 및 이것의 제조방법
KR0152577B1 (ko) 각형 위치 정렬 핀을 이용한 외부리드의 언더 컷 방지 방법
JPS6020946Y2 (ja) 高出力集積回路
JP2592544Y2 (ja) 開口形成用型
JPS6165753U (US20080094685A1-20080424-C00004.png)
JPH02136331U (US20080094685A1-20080424-C00004.png)
JPS6217383B2 (US20080094685A1-20080424-C00004.png)
JPH04261051A (ja) 半導体装置のリードフレーム
JPH03116766A (ja) 樹脂封止半導体装置用リードフレーム