JPH0442759B2 - - Google Patents
Info
- Publication number
- JPH0442759B2 JPH0442759B2 JP58197573A JP19757383A JPH0442759B2 JP H0442759 B2 JPH0442759 B2 JP H0442759B2 JP 58197573 A JP58197573 A JP 58197573A JP 19757383 A JP19757383 A JP 19757383A JP H0442759 B2 JPH0442759 B2 JP H0442759B2
- Authority
- JP
- Japan
- Prior art keywords
- memory
- data
- line
- memory cell
- word
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/411—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using bipolar transistors only
- G11C11/4116—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using bipolar transistors only with at least one cell access via separately connected emittors of said transistors or via multiple emittors, e.g. T2L, ECL
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
- G11C11/414—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the bipolar type
- G11C11/416—Read-write [R-W] circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/1018—Serial bit line access mode, e.g. using bit line address shift registers, bit line address counters, bit line burst counters
- G11C7/1021—Page serial bit line access mode, i.e. using an enabled row address stroke pulse with its associated word line address and a sequence of enabled column address stroke pulses each with its associated bit line address
- G11C7/1024—Extended data output [EDO] mode, i.e. keeping output buffer enabled during an extended period of time
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Static Random-Access Memory (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58197573A JPS6089895A (ja) | 1983-10-24 | 1983-10-24 | 半導体記憶装置 |
US06/662,900 US4635231A (en) | 1983-10-24 | 1984-10-19 | Semiconductor memory with constant readout capability |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58197573A JPS6089895A (ja) | 1983-10-24 | 1983-10-24 | 半導体記憶装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6089895A JPS6089895A (ja) | 1985-05-20 |
JPH0442759B2 true JPH0442759B2 (en, 2012) | 1992-07-14 |
Family
ID=16376744
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP58197573A Granted JPS6089895A (ja) | 1983-10-24 | 1983-10-24 | 半導体記憶装置 |
Country Status (2)
Country | Link |
---|---|
US (1) | US4635231A (en, 2012) |
JP (1) | JPS6089895A (en, 2012) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5016214A (en) * | 1987-01-14 | 1991-05-14 | Fairchild Semiconductor Corporation | Memory cell with separate read and write paths and clamping transistors |
US4864539A (en) * | 1987-01-15 | 1989-09-05 | International Business Machines Corporation | Radiation hardened bipolar static RAM cell |
US5274778A (en) * | 1990-06-01 | 1993-12-28 | National Semiconductor Corporation | EPROM register providing a full time static output signal |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4125877A (en) * | 1976-11-26 | 1978-11-14 | Motorola, Inc. | Dual port random access memory storage cell |
JPS5827917B2 (ja) * | 1978-05-04 | 1983-06-13 | 日本電信電話株式会社 | Mis記憶回路 |
EP0052669B1 (de) * | 1980-11-26 | 1985-03-27 | Ibm Deutschland Gmbh | Mehrfach adressierbarer hochintegrierter Halbleiterspeicher |
-
1983
- 1983-10-24 JP JP58197573A patent/JPS6089895A/ja active Granted
-
1984
- 1984-10-19 US US06/662,900 patent/US4635231A/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US4635231A (en) | 1987-01-06 |
JPS6089895A (ja) | 1985-05-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4125877A (en) | Dual port random access memory storage cell | |
US3675218A (en) | Independent read-write monolithic memory array | |
JPS6161198B2 (en, 2012) | ||
US4745582A (en) | Bipolar-transistor type random access memory device having redundancy configuration | |
EP0031488A2 (en) | Memory cell and its use in a random access matrix memory system | |
US4369503A (en) | Decoder circuit | |
EP0258715A2 (en) | Static random access memory having bi-cmos construction | |
JPH05151779A (ja) | バイポーラトランジスタメモリセル及び方法 | |
US4385370A (en) | Decoder circuit | |
EP0055551A2 (en) | Output buffer circuit | |
US3427598A (en) | Emitter gated memory cell | |
US4616341A (en) | Directory memory system having simultaneous write and comparison data bypass capabilities | |
US3436738A (en) | Plural emitter type active element memory | |
JPH0442759B2 (en, 2012) | ||
JPS6028076B2 (ja) | 半導体メモリの書込み回路 | |
JPS61278098A (ja) | メモリ回路 | |
KR100227300B1 (ko) | 반도체 기억 장치 | |
JPS6250920B2 (en, 2012) | ||
US3916394A (en) | High-speed random access memory | |
JPH0247037B2 (en, 2012) | ||
US4697104A (en) | Two stage decoder circuit using threshold logic to decode high-order bits and diode-matrix logic to decode low-order bits | |
JPS6079597A (ja) | 半導体メモリ装置 | |
JPH024079B2 (en, 2012) | ||
JPH02105395A (ja) | プログラマブル・リード・オンリー・メモリ | |
JPH0770221B2 (ja) | メモリ・アレイ用読取り/書込み/復元回路 |