JPH039028U - - Google Patents

Info

Publication number
JPH039028U
JPH039028U JP6737489U JP6737489U JPH039028U JP H039028 U JPH039028 U JP H039028U JP 6737489 U JP6737489 U JP 6737489U JP 6737489 U JP6737489 U JP 6737489U JP H039028 U JPH039028 U JP H039028U
Authority
JP
Japan
Prior art keywords
reset signal
circuit
input
output device
reset
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP6737489U
Other languages
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP6737489U priority Critical patent/JPH039028U/ja
Publication of JPH039028U publication Critical patent/JPH039028U/ja
Pending legal-status Critical Current

Links

Description

【図面の簡単な説明】[Brief explanation of the drawing]

第1図は本考案の一実施例を示すブロツク図、
第2図はVMEバス方式のシステムブロツク図、
第3図は従来例を示すブロツク図、第4図は第3
図におけるVMEバス方式のI/Oライト命令の
動作タイムチヤート、第5図は第3図における異
常時の動作タイムチヤート、第6図は第1図の遅
延回路18の一実施例を示す回路図、第7図は第
1図の動作タイムチヤートである。 10……CPU部、12……I/O部、13…
…VMEバス、14……命令デコーダ(リセツト
作成回路)、15……タイミング回路、18……
遅延回路、19……リセツト回路、20……イン
バータ、21,22……JKフリツプフロツプ、
23……ナンド回路。
FIG. 1 is a block diagram showing an embodiment of the present invention.
Figure 2 is a system block diagram of the VME bus system.
Fig. 3 is a block diagram showing a conventional example, and Fig. 4 is a block diagram showing a conventional example.
5 is an operation time chart of an I/O write command using the VME bus method in the figure, FIG. 5 is an operation time chart at the time of an abnormality in FIG. 3, and FIG. 6 is a circuit diagram showing an embodiment of the delay circuit 18 in FIG. 1. , FIG. 7 is an operation time chart of FIG. 1. 10...CPU section, 12...I/O section, 13...
...VME bus, 14...Instruction decoder (reset creation circuit), 15...Timing circuit, 18...
Delay circuit, 19...Reset circuit, 20...Inverter, 21, 22...JK flip-flop,
23... Nando circuit.

Claims (1)

【実用新案登録請求の範囲】 中央処理装置の入出力装置に対する書込み命令
により、前記入出力装置の内部回路を初期化する
リセツト信号を作成し送出するVMEバス方式に
おける前記入出力装置内のリセツト回路において
、 前記書込み命令により、前記入出力装置の内部
回路を初期化するリセツト信号を作成し送出する
リセツト信号作成回路と、 前記書込み命令動作の正常終了応答信号が前記
入出力装置から前記中央処理装置に対して送出さ
れ、一連の書込み命令終了後にリセツト信号を送
出できるように前記リセツト信号作成回路のリセ
ツト信号出力を遅延させて出力するための遅延回
路とを備えたことを特徴とするVMEバス方式用
リセツト回路。
[Claims for Utility Model Registration] A reset circuit in the input/output device in a VME bus system that creates and sends a reset signal for initializing the internal circuit of the input/output device in response to a write command from a central processing unit to the input/output device. a reset signal generating circuit that generates and sends a reset signal for initializing an internal circuit of the input/output device according to the write command; and a reset signal generating circuit that generates and sends a reset signal for initializing an internal circuit of the input/output device, and a normal completion response signal of the write command operation is transmitted from the input/output device to the central processing unit. and a delay circuit for delaying and outputting the reset signal output of the reset signal generation circuit so that the reset signal can be sent out after a series of write commands are completed. reset circuit.
JP6737489U 1989-06-12 1989-06-12 Pending JPH039028U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP6737489U JPH039028U (en) 1989-06-12 1989-06-12

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP6737489U JPH039028U (en) 1989-06-12 1989-06-12

Publications (1)

Publication Number Publication Date
JPH039028U true JPH039028U (en) 1991-01-29

Family

ID=31600892

Family Applications (1)

Application Number Title Priority Date Filing Date
JP6737489U Pending JPH039028U (en) 1989-06-12 1989-06-12

Country Status (1)

Country Link
JP (1) JPH039028U (en)

Similar Documents

Publication Publication Date Title
JPH039028U (en)
JPS62121649U (en)
JPH0191954U (en)
JPH08329034A (en) Analog data read circuit by microcomputer
JPS63130839U (en)
JPS60116549U (en) Main/slave computer synchronization device
JPS6443470U (en)
JPS5897605U (en) Controller for batch processing using multiprocessor
JPS6418347U (en)
JPH01138130U (en)
JPS62199868U (en)
JPS64141U (en)
JPH0374055U (en)
JPS63143948U (en)
JPS62100502U (en)
JPS6375861A (en) Direct memory access control system
JPS635542U (en)
JPS6210546U (en)
JPH0187456U (en)
JPS6326128U (en)
JPH03124248U (en)
JPS61147449U (en)
JPS62121646U (en)
JPS6284839U (en)
JPS6010391U (en) Alarm