JPH0347778B2 - - Google Patents
Info
- Publication number
- JPH0347778B2 JPH0347778B2 JP58037501A JP3750183A JPH0347778B2 JP H0347778 B2 JPH0347778 B2 JP H0347778B2 JP 58037501 A JP58037501 A JP 58037501A JP 3750183 A JP3750183 A JP 3750183A JP H0347778 B2 JPH0347778 B2 JP H0347778B2
- Authority
- JP
- Japan
- Prior art keywords
- gaasfet
- gate
- dfet
- circuit
- source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0008—Arrangements for reducing power consumption
- H03K19/0013—Arrangements for reducing power consumption in field effect transistor circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/0952—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors using Schottky type FET MESFET
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Junction Field-Effect Transistors (AREA)
- Logic Circuits (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58037501A JPS59163858A (ja) | 1983-03-09 | 1983-03-09 | GaAs論理集積回路 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58037501A JPS59163858A (ja) | 1983-03-09 | 1983-03-09 | GaAs論理集積回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS59163858A JPS59163858A (ja) | 1984-09-14 |
| JPH0347778B2 true JPH0347778B2 (enExample) | 1991-07-22 |
Family
ID=12499269
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP58037501A Granted JPS59163858A (ja) | 1983-03-09 | 1983-03-09 | GaAs論理集積回路 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS59163858A (enExample) |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS546760A (en) * | 1977-06-17 | 1979-01-19 | Fujitsu Ltd | Logic circuit |
| FR2449369A1 (fr) * | 1979-02-13 | 1980-09-12 | Thomson Csf | Circuit logique comportant une resistance saturable |
-
1983
- 1983-03-09 JP JP58037501A patent/JPS59163858A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS59163858A (ja) | 1984-09-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5034629A (en) | Output control circuit for reducing through current in CMOS output buffer | |
| JPH03500114A (ja) | 抗雑音性論理ゲートおよびメモリ・セルの新ファミリー | |
| US4663543A (en) | Voltage level shifting depletion mode FET logical circuit | |
| US4810969A (en) | High speed logic circuit having feedback to prevent current in the output stage | |
| JPH06303126A (ja) | インターフェース回路 | |
| JP2559032B2 (ja) | 差動増幅回路 | |
| US4931670A (en) | TTL and CMOS logic compatible GAAS logic family | |
| US4885480A (en) | Source follower field-effect logic gate (SFFL) suitable for III-V technologies | |
| US4639621A (en) | Gallium arsenide gate array integrated circuit including DCFL NAND gate | |
| US4712022A (en) | Multiple input OR-AND circuit for FET logic | |
| US4954730A (en) | Complementary FET circuit having merged enhancement/depletion FET output | |
| JPH0347777B2 (enExample) | ||
| US5852382A (en) | Three-state CMOS output buffer circuit | |
| JPH0347778B2 (enExample) | ||
| EP0282249A2 (en) | Logic circuit employing field effect transistor having junction with rectifying characteristic between gate and source | |
| US5173622A (en) | Source coupled logic circuit with reduced power consumption | |
| US4849717A (en) | Oscillator circuit | |
| JP3086754B2 (ja) | 半導体論理集積回路 | |
| US5343091A (en) | Semiconductor logic integrated circuit having improved noise margin over DCFL circuits | |
| JPH0411050B2 (enExample) | ||
| US6111430A (en) | Circuit for interfacing a first type of logic circuit with a second type of logic circuit | |
| JPH0347776B2 (enExample) | ||
| CA1244529A (en) | Depletion mode fet logic system | |
| JPH02182029A (ja) | 半導体装置 | |
| JP2751419B2 (ja) | 半導体集積回路 |