JPH0338678B2 - - Google Patents
Info
- Publication number
- JPH0338678B2 JPH0338678B2 JP17826984A JP17826984A JPH0338678B2 JP H0338678 B2 JPH0338678 B2 JP H0338678B2 JP 17826984 A JP17826984 A JP 17826984A JP 17826984 A JP17826984 A JP 17826984A JP H0338678 B2 JPH0338678 B2 JP H0338678B2
- Authority
- JP
- Japan
- Prior art keywords
- memory
- word line
- data
- row address
- cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Landscapes
- Controls And Circuits For Display Device (AREA)
- Image Input (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59178269A JPS6158058A (ja) | 1984-08-29 | 1984-08-29 | 半導体記憶装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59178269A JPS6158058A (ja) | 1984-08-29 | 1984-08-29 | 半導体記憶装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6158058A JPS6158058A (ja) | 1986-03-25 |
JPH0338678B2 true JPH0338678B2 (enrdf_load_stackoverflow) | 1991-06-11 |
Family
ID=16045528
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP59178269A Granted JPS6158058A (ja) | 1984-08-29 | 1984-08-29 | 半導体記憶装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6158058A (enrdf_load_stackoverflow) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6381688A (ja) * | 1986-09-26 | 1988-04-12 | Hitachi Ltd | 半導体記憶装置 |
JPH0612607B2 (ja) * | 1987-01-30 | 1994-02-16 | 富士通株式会社 | メモリ装置 |
JPS63308785A (ja) * | 1987-06-10 | 1988-12-16 | Fujitsu Ltd | 半導体記憶装置 |
US5274596A (en) * | 1987-09-16 | 1993-12-28 | Kabushiki Kaisha Toshiba | Dynamic semiconductor memory device having simultaneous operation of adjacent blocks |
JP2556182B2 (ja) * | 1990-08-29 | 1996-11-20 | 三菱電機株式会社 | デ−タ処理装置 |
JPH0737378A (ja) * | 1993-07-19 | 1995-02-07 | Nec Corp | メモリ素子 |
-
1984
- 1984-08-29 JP JP59178269A patent/JPS6158058A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS6158058A (ja) | 1986-03-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
GB1580415A (en) | Random access memory | |
US4896294A (en) | Semiconductor memory device with row and column word lines and row and column bit lines | |
US4597063A (en) | Semiconductor memory addressing circuit | |
US4811297A (en) | Boundary-free semiconductor memory device | |
JPS5951075B2 (ja) | 半導体記憶装置 | |
US5274596A (en) | Dynamic semiconductor memory device having simultaneous operation of adjacent blocks | |
GB1468783A (en) | Memory systems | |
KR100268773B1 (ko) | 반도체 기억장치 | |
US5289429A (en) | Address decoder which variably selects multiple rows and/or columns and semiconductor memory device using same | |
JPH0338678B2 (enrdf_load_stackoverflow) | ||
JPH0210467A (ja) | ベクトル・レジスタ・フアイル | |
JP2845187B2 (ja) | 半導体記憶装置 | |
US6046945A (en) | DRAM repair apparatus and method | |
US6426913B1 (en) | Semiconductor memory device and layout method thereof | |
US6064620A (en) | Multi-array memory device, and associated method, having shared decoder circuitry | |
US6031783A (en) | High speed video frame buffer | |
JPS61126689A (ja) | 半導体記憶装置 | |
JP3061824B2 (ja) | 半導体メモリ | |
US5546350A (en) | RAM variable size block write | |
JPH0517639B2 (enrdf_load_stackoverflow) | ||
JP2743997B2 (ja) | 半導体記憶装置 | |
JPH0444356B2 (enrdf_load_stackoverflow) | ||
KR100188123B1 (ko) | 입출력 데이타의 길이 선택이 가능한 스태틱 램 장치 | |
JPH0415555B2 (enrdf_load_stackoverflow) | ||
JPH05206398A (ja) | 半導体記憶装置 |