JPH0230578B2 - - Google Patents
Info
- Publication number
- JPH0230578B2 JPH0230578B2 JP57073550A JP7355082A JPH0230578B2 JP H0230578 B2 JPH0230578 B2 JP H0230578B2 JP 57073550 A JP57073550 A JP 57073550A JP 7355082 A JP7355082 A JP 7355082A JP H0230578 B2 JPH0230578 B2 JP H0230578B2
- Authority
- JP
- Japan
- Prior art keywords
- jig
- electronic component
- electrode body
- resin
- electrode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B29—WORKING OF PLASTICS; WORKING OF SUBSTANCES IN A PLASTIC STATE IN GENERAL
- B29C—SHAPING OR JOINING OF PLASTICS; SHAPING OF MATERIAL IN A PLASTIC STATE, NOT OTHERWISE PROVIDED FOR; AFTER-TREATMENT OF THE SHAPED PRODUCTS, e.g. REPAIRING
- B29C45/00—Injection moulding, i.e. forcing the required volume of moulding material through a nozzle into a closed mould; Apparatus therefor
- B29C45/14—Injection moulding, i.e. forcing the required volume of moulding material through a nozzle into a closed mould; Apparatus therefor incorporating preformed parts or layers, e.g. injection moulding around inserts or for coating articles
- B29C45/14639—Injection moulding, i.e. forcing the required volume of moulding material through a nozzle into a closed mould; Apparatus therefor incorporating preformed parts or layers, e.g. injection moulding around inserts or for coating articles for obtaining an insulating effect, e.g. for electrical components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Mechanical Engineering (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Lead Frames For Integrated Circuits (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57073550A JPS58190047A (ja) | 1982-04-30 | 1982-04-30 | 樹脂モ−ルド型電子部品の製造方法 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57073550A JPS58190047A (ja) | 1982-04-30 | 1982-04-30 | 樹脂モ−ルド型電子部品の製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS58190047A JPS58190047A (ja) | 1983-11-05 |
| JPH0230578B2 true JPH0230578B2 (OSRAM) | 1990-07-06 |
Family
ID=13521451
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP57073550A Granted JPS58190047A (ja) | 1982-04-30 | 1982-04-30 | 樹脂モ−ルド型電子部品の製造方法 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS58190047A (OSRAM) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0545333U (ja) * | 1991-11-21 | 1993-06-18 | エヌオーケー株式会社 | オイルシール |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5049526A (en) * | 1989-06-07 | 1991-09-17 | Motorola, Inc. | Method for fabricating semiconductor device including package |
-
1982
- 1982-04-30 JP JP57073550A patent/JPS58190047A/ja active Granted
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0545333U (ja) * | 1991-11-21 | 1993-06-18 | エヌオーケー株式会社 | オイルシール |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS58190047A (ja) | 1983-11-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5200366A (en) | Semiconductor device, its fabrication method and molding apparatus used therefor | |
| US5091341A (en) | Method of sealing semiconductor device with resin by pressing a lead frame to a heat sink using an upper mold pressure member | |
| US7944042B2 (en) | Semiconductor device and method of manufacturing same | |
| KR19980068001A (ko) | 반도체 패키지의 제조방법 | |
| WO2007067998A2 (en) | Device and method for assembling a top and bottom exposed packaged semiconductor | |
| JPH09298256A (ja) | 電子部品とその製造方法及びそれに用いるリードフレームと金型 | |
| JPH02122557A (ja) | ピン格子配列集積回路パッケージ | |
| WO1992002953A1 (en) | Molded integrated circuit package | |
| EP0651440B1 (en) | High reliable power package for an electronic semiconductor circuit | |
| US5508232A (en) | Method of manufacturing a semiconductor device | |
| EP0548496B1 (en) | A mold and a method for manufacturing semiconductor devices of plastics incorporating an exposed heat sink of metal for inspecting the soldered joint | |
| JP2921416B2 (ja) | 固体電解コンデンサ及びその製造方法 | |
| JPH0230578B2 (OSRAM) | ||
| JP3380464B2 (ja) | リードフレームおよびそれを用いた半導体装置ならびに半導体装置の製造方法 | |
| JP2514818B2 (ja) | 集積回路基板の樹脂封止方法 | |
| JPS59143334A (ja) | 半導体装置の製造方法 | |
| JP2898694B2 (ja) | 半導体装置の製造方法 | |
| KR960003854B1 (ko) | 반도체 장치 제조방법 | |
| JP3127104B2 (ja) | 樹脂封止型半導体装置の封止用金型およびこれを用いた製造方法 | |
| KR100567129B1 (ko) | 반도체 패키지 제조용 몰딩 금형 및 이것을 이용한 반도체패키지 몰딩방법 | |
| JPH0628218B2 (ja) | 表面実装用金属端子および素子の合成樹脂インサート成型方法並びに成型装置 | |
| JPH0735403Y2 (ja) | リードフレーム | |
| JPH07321285A (ja) | 半導体装置およびその組立方法 | |
| JP2944351B2 (ja) | 半導体装置 | |
| JP2596995B2 (ja) | 半導体装置の製造方法 |