JP6815723B2 - メモリシステム及びその動作方法 - Google Patents
メモリシステム及びその動作方法 Download PDFInfo
- Publication number
- JP6815723B2 JP6815723B2 JP2015162076A JP2015162076A JP6815723B2 JP 6815723 B2 JP6815723 B2 JP 6815723B2 JP 2015162076 A JP2015162076 A JP 2015162076A JP 2015162076 A JP2015162076 A JP 2015162076A JP 6815723 B2 JP6815723 B2 JP 6815723B2
- Authority
- JP
- Japan
- Prior art keywords
- memory
- error
- processor
- information
- error information
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Quality & Reliability (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Human Computer Interaction (AREA)
- Detection And Correction Of Errors (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Computer Security & Cryptography (AREA)
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201462039396P | 2014-08-19 | 2014-08-19 | |
| US62/039,396 | 2014-08-19 | ||
| US14/594,049 | 2015-01-09 | ||
| US14/594,049 US20160055058A1 (en) | 2014-08-19 | 2015-01-09 | Memory system architecture |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2016045957A JP2016045957A (ja) | 2016-04-04 |
| JP2016045957A5 JP2016045957A5 (enExample) | 2018-09-06 |
| JP6815723B2 true JP6815723B2 (ja) | 2021-01-20 |
Family
ID=55348413
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2015162076A Expired - Fee Related JP6815723B2 (ja) | 2014-08-19 | 2015-08-19 | メモリシステム及びその動作方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US20160055058A1 (enExample) |
| JP (1) | JP6815723B2 (enExample) |
| KR (1) | KR20160022242A (enExample) |
| CN (1) | CN105373443B (enExample) |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP6673021B2 (ja) * | 2016-05-31 | 2020-03-25 | 富士通株式会社 | メモリおよび情報処理装置 |
| US11636014B2 (en) | 2017-10-31 | 2023-04-25 | SK Hynix Inc. | Memory system and data processing system including the same |
| KR102455880B1 (ko) | 2018-01-12 | 2022-10-19 | 에스케이하이닉스 주식회사 | 메모리 시스템 및 메모리 시스템의 동작 방법 |
| KR102394695B1 (ko) | 2017-11-08 | 2022-05-10 | 에스케이하이닉스 주식회사 | 메모리 시스템 및 그것의 동작방법 |
| KR102387181B1 (ko) | 2017-10-31 | 2022-04-19 | 에스케이하이닉스 주식회사 | 컴퓨팅 디바이스 및 그것의 동작방법 |
| KR102714157B1 (ko) | 2019-01-15 | 2024-10-08 | 에스케이하이닉스 주식회사 | 메모리 시스템, 데이터 처리 시스템 및 데이터 처리 시스템의 동작방법 |
| US10854242B2 (en) * | 2018-08-03 | 2020-12-01 | Dell Products L.P. | Intelligent dual inline memory module thermal controls for maximum uptime |
| US11093393B2 (en) * | 2018-12-27 | 2021-08-17 | Samsung Electronics Co., Ltd. | System and method for early DRAM page-activation |
| JP7338354B2 (ja) * | 2019-09-20 | 2023-09-05 | 富士通株式会社 | 情報処理装置,情報処理システム及び通信管理プログラム |
| US11232049B2 (en) | 2019-12-13 | 2022-01-25 | Micron Technology, Inc. | Memory module with computation capability |
| US11630723B2 (en) * | 2021-01-12 | 2023-04-18 | Qualcomm Incorporated | Protected data streaming between memories |
| US11593191B2 (en) * | 2021-07-13 | 2023-02-28 | Dell Products L.P. | Systems and methods for self-healing and/or failure analysis of information handling system storage |
| JP7299374B1 (ja) * | 2022-04-18 | 2023-06-27 | 華邦電子股▲ふん▼有限公司 | 半導体記憶装置及び半導体記憶装置の制御方法 |
| US20240070007A1 (en) * | 2022-08-31 | 2024-02-29 | Micron Technology, Inc. | Memory with fail indicators, including memory with led fail indicators, and associated systems, devices, and methods |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS54111725A (en) * | 1978-02-22 | 1979-09-01 | Hitachi Ltd | Error processing system in memory unit |
| JPH058652U (ja) * | 1991-07-11 | 1993-02-05 | 横河電機株式会社 | エラー検出訂正回路を有するメモリ装置 |
| US7523381B2 (en) * | 2005-09-01 | 2009-04-21 | Micron Technology, Inc. | Non-volatile memory with error detection |
| US8352805B2 (en) * | 2006-05-18 | 2013-01-08 | Rambus Inc. | Memory error detection |
| US7487428B2 (en) * | 2006-07-24 | 2009-02-03 | Kingston Technology Corp. | Fully-buffered memory-module with error-correction code (ECC) controller in serializing advanced-memory buffer (AMB) that is transparent to motherboard memory controller |
| JP4918824B2 (ja) * | 2006-08-18 | 2012-04-18 | 富士通株式会社 | メモリコントローラおよびメモリ制御方法 |
| US7721140B2 (en) * | 2007-01-02 | 2010-05-18 | International Business Machines Corporation | Systems and methods for improving serviceability of a memory system |
| US7949931B2 (en) * | 2007-01-02 | 2011-05-24 | International Business Machines Corporation | Systems and methods for error detection in a memory system |
| KR101042197B1 (ko) * | 2008-12-30 | 2011-06-20 | (주)인디링스 | 메모리 컨트롤러 및 메모리 관리 방법 |
| JP5691943B2 (ja) * | 2011-08-31 | 2015-04-01 | 日本電気株式会社 | メモリ電圧制御装置 |
-
2015
- 2015-01-09 US US14/594,049 patent/US20160055058A1/en not_active Abandoned
- 2015-07-15 KR KR1020150100409A patent/KR20160022242A/ko not_active Ceased
- 2015-08-19 CN CN201510511586.2A patent/CN105373443B/zh not_active Expired - Fee Related
- 2015-08-19 JP JP2015162076A patent/JP6815723B2/ja not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| CN105373443B (zh) | 2020-04-07 |
| US20160055058A1 (en) | 2016-02-25 |
| JP2016045957A (ja) | 2016-04-04 |
| CN105373443A (zh) | 2016-03-02 |
| KR20160022242A (ko) | 2016-02-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6815723B2 (ja) | メモリシステム及びその動作方法 | |
| US10002043B2 (en) | Memory devices and modules | |
| US10002044B2 (en) | Memory devices and modules | |
| CN106663472B (zh) | 非易失性存储器中的恢复算法 | |
| KR102378466B1 (ko) | 메모리 장치 및 모듈 | |
| CN104572517B (zh) | 提供被请求数据的方法、控制器以及计算机系统 | |
| KR101730306B1 (ko) | 메모리에서의 오류 정정 | |
| KR102262575B1 (ko) | 메모리 장치 및 모듈 | |
| US11210252B1 (en) | Directing control data between semiconductor packages | |
| CN105210046A (zh) | 存储器等待时间管理 | |
| US9569309B2 (en) | Managing error data and resetting a computing system | |
| US11429481B1 (en) | Restoring memory data integrity | |
| US20190114236A1 (en) | Fault tolerant network on-chip | |
| US10521113B2 (en) | Memory system architecture | |
| US12461821B2 (en) | Low cost high performance LRAID |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20180725 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20180725 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20190830 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20191001 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20191205 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20200714 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20201019 |
|
| C60 | Trial request (containing other claim documents, opposition documents) |
Free format text: JAPANESE INTERMEDIATE CODE: C60 Effective date: 20201019 |
|
| A911 | Transfer to examiner for re-examination before appeal (zenchi) |
Free format text: JAPANESE INTERMEDIATE CODE: A911 Effective date: 20201027 |
|
| C21 | Notice of transfer of a case for reconsideration by examiners before appeal proceedings |
Free format text: JAPANESE INTERMEDIATE CODE: C21 Effective date: 20201110 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20201208 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20201223 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 6815723 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |