KR20160022242A - 메모리 시스템 아키텍처 - Google Patents
메모리 시스템 아키텍처 Download PDFInfo
- Publication number
- KR20160022242A KR20160022242A KR1020150100409A KR20150100409A KR20160022242A KR 20160022242 A KR20160022242 A KR 20160022242A KR 1020150100409 A KR1020150100409 A KR 1020150100409A KR 20150100409 A KR20150100409 A KR 20150100409A KR 20160022242 A KR20160022242 A KR 20160022242A
- Authority
- KR
- South Korea
- Prior art keywords
- memory
- processor
- error
- information
- error information
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/0703—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation
- G06F11/0766—Error or fault reporting or storing
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/32—Means for saving power
- G06F1/3203—Power management, i.e. event-based initiation of a power-saving mode
- G06F1/3234—Power saving characterised by the action undertaken
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/0703—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation
- G06F11/0706—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation the processing taking place on a specific hardware platform or in a specific software environment
- G06F11/073—Error or fault processing not based on redundancy, i.e. by taking additional measures to deal with the error or fault not making use of redundancy in operation, in hardware, or in data representation the processing taking place on a specific hardware platform or in a specific software environment in a memory management context, e.g. virtual memory or cache management
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Quality & Reliability (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Human Computer Interaction (AREA)
- Detection And Correction Of Errors (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Computer Security & Cryptography (AREA)
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201462039396P | 2014-08-19 | 2014-08-19 | |
| US62/039,396 | 2014-08-19 | ||
| US14/594,049 | 2015-01-09 | ||
| US14/594,049 US20160055058A1 (en) | 2014-08-19 | 2015-01-09 | Memory system architecture |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| KR20160022242A true KR20160022242A (ko) | 2016-02-29 |
Family
ID=55348413
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020150100409A Ceased KR20160022242A (ko) | 2014-08-19 | 2015-07-15 | 메모리 시스템 아키텍처 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US20160055058A1 (enExample) |
| JP (1) | JP6815723B2 (enExample) |
| KR (1) | KR20160022242A (enExample) |
| CN (1) | CN105373443B (enExample) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10928871B2 (en) | 2017-10-31 | 2021-02-23 | SK Hynix Inc. | Computing device and operation method thereof |
| US11016666B2 (en) | 2017-11-08 | 2021-05-25 | SK Hynix Inc. | Memory system and operating method thereof |
| US11048573B2 (en) | 2018-01-12 | 2021-06-29 | SK Hynix Inc. | Data processing system and operating method thereof |
| US11221931B2 (en) | 2019-01-15 | 2022-01-11 | SK Hynix Inc. | Memory system and data processing system |
| US11636014B2 (en) | 2017-10-31 | 2023-04-25 | SK Hynix Inc. | Memory system and data processing system including the same |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP6673021B2 (ja) * | 2016-05-31 | 2020-03-25 | 富士通株式会社 | メモリおよび情報処理装置 |
| US10854242B2 (en) * | 2018-08-03 | 2020-12-01 | Dell Products L.P. | Intelligent dual inline memory module thermal controls for maximum uptime |
| US11093393B2 (en) * | 2018-12-27 | 2021-08-17 | Samsung Electronics Co., Ltd. | System and method for early DRAM page-activation |
| JP7338354B2 (ja) * | 2019-09-20 | 2023-09-05 | 富士通株式会社 | 情報処理装置,情報処理システム及び通信管理プログラム |
| US11232049B2 (en) | 2019-12-13 | 2022-01-25 | Micron Technology, Inc. | Memory module with computation capability |
| US11630723B2 (en) * | 2021-01-12 | 2023-04-18 | Qualcomm Incorporated | Protected data streaming between memories |
| US11593191B2 (en) * | 2021-07-13 | 2023-02-28 | Dell Products L.P. | Systems and methods for self-healing and/or failure analysis of information handling system storage |
| JP7299374B1 (ja) * | 2022-04-18 | 2023-06-27 | 華邦電子股▲ふん▼有限公司 | 半導体記憶装置及び半導体記憶装置の制御方法 |
| US20240070007A1 (en) * | 2022-08-31 | 2024-02-29 | Micron Technology, Inc. | Memory with fail indicators, including memory with led fail indicators, and associated systems, devices, and methods |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS54111725A (en) * | 1978-02-22 | 1979-09-01 | Hitachi Ltd | Error processing system in memory unit |
| JPH058652U (ja) * | 1991-07-11 | 1993-02-05 | 横河電機株式会社 | エラー検出訂正回路を有するメモリ装置 |
| US7523381B2 (en) * | 2005-09-01 | 2009-04-21 | Micron Technology, Inc. | Non-volatile memory with error detection |
| US8352805B2 (en) * | 2006-05-18 | 2013-01-08 | Rambus Inc. | Memory error detection |
| US7487428B2 (en) * | 2006-07-24 | 2009-02-03 | Kingston Technology Corp. | Fully-buffered memory-module with error-correction code (ECC) controller in serializing advanced-memory buffer (AMB) that is transparent to motherboard memory controller |
| JP4918824B2 (ja) * | 2006-08-18 | 2012-04-18 | 富士通株式会社 | メモリコントローラおよびメモリ制御方法 |
| US7721140B2 (en) * | 2007-01-02 | 2010-05-18 | International Business Machines Corporation | Systems and methods for improving serviceability of a memory system |
| US7949931B2 (en) * | 2007-01-02 | 2011-05-24 | International Business Machines Corporation | Systems and methods for error detection in a memory system |
| KR101042197B1 (ko) * | 2008-12-30 | 2011-06-20 | (주)인디링스 | 메모리 컨트롤러 및 메모리 관리 방법 |
| JP5691943B2 (ja) * | 2011-08-31 | 2015-04-01 | 日本電気株式会社 | メモリ電圧制御装置 |
-
2015
- 2015-01-09 US US14/594,049 patent/US20160055058A1/en not_active Abandoned
- 2015-07-15 KR KR1020150100409A patent/KR20160022242A/ko not_active Ceased
- 2015-08-19 CN CN201510511586.2A patent/CN105373443B/zh not_active Expired - Fee Related
- 2015-08-19 JP JP2015162076A patent/JP6815723B2/ja not_active Expired - Fee Related
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10928871B2 (en) | 2017-10-31 | 2021-02-23 | SK Hynix Inc. | Computing device and operation method thereof |
| US11636014B2 (en) | 2017-10-31 | 2023-04-25 | SK Hynix Inc. | Memory system and data processing system including the same |
| US11016666B2 (en) | 2017-11-08 | 2021-05-25 | SK Hynix Inc. | Memory system and operating method thereof |
| US11048573B2 (en) | 2018-01-12 | 2021-06-29 | SK Hynix Inc. | Data processing system and operating method thereof |
| US11221931B2 (en) | 2019-01-15 | 2022-01-11 | SK Hynix Inc. | Memory system and data processing system |
Also Published As
| Publication number | Publication date |
|---|---|
| JP6815723B2 (ja) | 2021-01-20 |
| CN105373443B (zh) | 2020-04-07 |
| US20160055058A1 (en) | 2016-02-25 |
| JP2016045957A (ja) | 2016-04-04 |
| CN105373443A (zh) | 2016-03-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR20160022242A (ko) | 메모리 시스템 아키텍처 | |
| KR102184581B1 (ko) | 메모리 장치 및 모듈 | |
| US10002044B2 (en) | Memory devices and modules | |
| KR102378466B1 (ko) | 메모리 장치 및 모듈 | |
| KR101730306B1 (ko) | 메모리에서의 오류 정정 | |
| US9904591B2 (en) | Device, system and method to restrict access to data error information | |
| US7984357B2 (en) | Implementing minimized latency and maximized reliability when data traverses multiple buses | |
| KR102262575B1 (ko) | 메모리 장치 및 모듈 | |
| CN104572517A (zh) | 提供被请求数据的方法、控制器以及计算机系统 | |
| US20120278681A1 (en) | Selective error detection and error correction for a memory interface | |
| US20190227885A1 (en) | System and Method to Dynamically Increase Memory Channel Robustness at High Transfer Rates | |
| US10521113B2 (en) | Memory system architecture | |
| US12461821B2 (en) | Low cost high performance LRAID | |
| US20250130892A1 (en) | Memory device with configurable adaptive double device data correction |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 20150715 |
|
| PG1501 | Laying open of application | ||
| A201 | Request for examination | ||
| PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 20200714 Comment text: Request for Examination of Application Patent event code: PA02011R01I Patent event date: 20150715 Comment text: Patent Application |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 20210422 Patent event code: PE09021S01D |
|
| E601 | Decision to refuse application | ||
| PE0601 | Decision on rejection of patent |
Patent event date: 20210707 Comment text: Decision to Refuse Application Patent event code: PE06012S01D Patent event date: 20210422 Comment text: Notification of reason for refusal Patent event code: PE06011S01I |