JP2010530660A5 - - Google Patents

Download PDF

Info

Publication number
JP2010530660A5
JP2010530660A5 JP2010510350A JP2010510350A JP2010530660A5 JP 2010530660 A5 JP2010530660 A5 JP 2010530660A5 JP 2010510350 A JP2010510350 A JP 2010510350A JP 2010510350 A JP2010510350 A JP 2010510350A JP 2010530660 A5 JP2010530660 A5 JP 2010530660A5
Authority
JP
Japan
Prior art keywords
multiplexer
representation
multiplexers
medium
logic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2010510350A
Other languages
English (en)
Japanese (ja)
Other versions
JP2010530660A (ja
JP5384483B2 (ja
Filing date
Publication date
Priority claimed from US11/809,613 external-priority patent/US7730438B2/en
Application filed filed Critical
Publication of JP2010530660A publication Critical patent/JP2010530660A/ja
Publication of JP2010530660A5 publication Critical patent/JP2010530660A5/ja
Application granted granted Critical
Publication of JP5384483B2 publication Critical patent/JP5384483B2/ja
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

JP2010510350A 2007-05-31 2008-05-30 マルチプレクサを設計する方法及び装置 Active JP5384483B2 (ja)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US11/809,613 2007-05-31
US11/809,613 US7730438B2 (en) 2007-05-31 2007-05-31 Methods and apparatuses for designing multiplexers
PCT/US2008/006831 WO2008150435A1 (en) 2007-05-31 2008-05-30 Methods and apparatuses for designing multiplexers

Publications (3)

Publication Number Publication Date
JP2010530660A JP2010530660A (ja) 2010-09-09
JP2010530660A5 true JP2010530660A5 (enExample) 2011-07-21
JP5384483B2 JP5384483B2 (ja) 2014-01-08

Family

ID=39748526

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2010510350A Active JP5384483B2 (ja) 2007-05-31 2008-05-30 マルチプレクサを設計する方法及び装置

Country Status (5)

Country Link
US (1) US7730438B2 (enExample)
EP (1) EP2153360A1 (enExample)
JP (1) JP5384483B2 (enExample)
CN (1) CN101790730B (enExample)
WO (1) WO2008150435A1 (enExample)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8751986B2 (en) * 2010-08-06 2014-06-10 Synopsys, Inc. Method and apparatus for automatic relative placement rule generation
JP6127807B2 (ja) * 2013-07-26 2017-05-17 富士通株式会社 送信回路、通信システム及び通信方法
US9361417B2 (en) 2014-02-07 2016-06-07 Synopsys, Inc. Placement of single-bit and multi-bit flip-flops
JP6735095B2 (ja) * 2015-12-25 2020-08-05 ザインエレクトロニクス株式会社 信号多重化装置
US10528692B1 (en) 2017-11-07 2020-01-07 Synopsis, Inc. Cell-aware defect characterization for multibit cells
US12387022B2 (en) * 2022-03-02 2025-08-12 Taiwan Semiconductor Manufacturing Company, Ltd. Apparatus and method of optimizing an integrated circuit design

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0651343B1 (en) * 1988-10-05 2004-04-28 Quickturn Design Systems, Inc. Method of using electronically reconfigurable gate array logic and apparatus formed thereby
US6505337B1 (en) * 1998-11-24 2003-01-07 Xilinx, Inc. Method for implementing large multiplexers with FPGA lookup tables
US6438735B1 (en) 1999-05-17 2002-08-20 Synplicity, Inc. Methods and apparatuses for designing integrated circuits
US6449762B1 (en) 1999-10-07 2002-09-10 Synplicity, Inc. Maintaining correspondence between text and schematic representations of circuit elements in circuit synthesis
US6711729B1 (en) * 2000-12-05 2004-03-23 Synplicity, Inc. Methods and apparatuses for designing integrated circuits using automatic reallocation techniques
US6973632B1 (en) 2002-06-11 2005-12-06 Synplicity, Inc. Method and apparatus to estimate delay for logic circuit optimization
US7506278B1 (en) * 2005-03-08 2009-03-17 Xilinx, Inc. Method and apparatus for improving multiplexer implementation on integrated circuits

Similar Documents

Publication Publication Date Title
JP2010530660A5 (enExample)
TWI515669B (zh) 用於狀態機中資料分析之系統與方法
US8250342B1 (en) Digital signal processing engine
US8473880B1 (en) Synchronization of parallel memory accesses in a dataflow circuit
TWI569206B (zh) 用於狀態機引擎之結果產生
CN1229741C (zh) 借助并行定序器的数字电路实现
JP5071707B2 (ja) データ処理装置およびその制御方法
WO2004010320A3 (en) Pipelined reconfigurable dynamic instruciton set processor
JP5994679B2 (ja) 処理装置、及び処理装置の制御方法
CN102301325A (zh) 具有预加法器级的数字信号处理块
JP5384483B2 (ja) マルチプレクサを設計する方法及び装置
Brant Coarse and fine grain programmable overlay architectures for FPGAs
JP2007034887A (ja) ハイレベル合成コンパイラ用のシフトレジスタファイルを自動生成するための方法および装置
CN105260545B (zh) 一种可编程电路系统的验证方法
JP3989634B2 (ja) 集積回路及び集積回路用のデータを記録した記録媒体
JP2011028543A5 (ja) 情報処理システム
Damak et al. Fast prototyping H. 264 Deblocking filter using ESL tools
US9372953B1 (en) Increasing operating frequency of circuit designs using dynamically modified timing constraints
JP6731220B2 (ja) 調停兼多重化回路
JP2009239344A (ja) 記述処理装置、記述処理方法およびプログラム
Bhargavi et al. Optimizing lu decomposition with risc-v based hardware acceleration
Desmouliers et al. Discrete wavelet transform realisation using run-time reconfiguration of field programmable gate array (FPGA) s
Benjie et al. A new design of embedded processor for image coding
Kumar et al. The Architecture of Efficient Multi-Core Processors: A Holistic Approach
Salim et al. Instruction Set Extension of a Low-End Reconfigurable Microcontroller in Bit-Sorting Implementation