JP2010530660A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2010530660A5 JP2010530660A5 JP2010510350A JP2010510350A JP2010530660A5 JP 2010530660 A5 JP2010530660 A5 JP 2010530660A5 JP 2010510350 A JP2010510350 A JP 2010510350A JP 2010510350 A JP2010510350 A JP 2010510350A JP 2010530660 A5 JP2010530660 A5 JP 2010530660A5
- Authority
- JP
- Japan
- Prior art keywords
- multiplexer
- representation
- multiplexers
- medium
- logic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/809,613 | 2007-05-31 | ||
| US11/809,613 US7730438B2 (en) | 2007-05-31 | 2007-05-31 | Methods and apparatuses for designing multiplexers |
| PCT/US2008/006831 WO2008150435A1 (en) | 2007-05-31 | 2008-05-30 | Methods and apparatuses for designing multiplexers |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2010530660A JP2010530660A (ja) | 2010-09-09 |
| JP2010530660A5 true JP2010530660A5 (enExample) | 2011-07-21 |
| JP5384483B2 JP5384483B2 (ja) | 2014-01-08 |
Family
ID=39748526
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2010510350A Active JP5384483B2 (ja) | 2007-05-31 | 2008-05-30 | マルチプレクサを設計する方法及び装置 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US7730438B2 (enExample) |
| EP (1) | EP2153360A1 (enExample) |
| JP (1) | JP5384483B2 (enExample) |
| CN (1) | CN101790730B (enExample) |
| WO (1) | WO2008150435A1 (enExample) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8751986B2 (en) * | 2010-08-06 | 2014-06-10 | Synopsys, Inc. | Method and apparatus for automatic relative placement rule generation |
| JP6127807B2 (ja) * | 2013-07-26 | 2017-05-17 | 富士通株式会社 | 送信回路、通信システム及び通信方法 |
| US9361417B2 (en) | 2014-02-07 | 2016-06-07 | Synopsys, Inc. | Placement of single-bit and multi-bit flip-flops |
| JP6735095B2 (ja) * | 2015-12-25 | 2020-08-05 | ザインエレクトロニクス株式会社 | 信号多重化装置 |
| US10528692B1 (en) | 2017-11-07 | 2020-01-07 | Synopsis, Inc. | Cell-aware defect characterization for multibit cells |
| US12387022B2 (en) * | 2022-03-02 | 2025-08-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method of optimizing an integrated circuit design |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1462964A3 (en) * | 1988-10-05 | 2006-06-07 | Quickturn Design Systems, Inc. | Method for stimulating functional logic circuit with logical stimulus |
| US6505337B1 (en) * | 1998-11-24 | 2003-01-07 | Xilinx, Inc. | Method for implementing large multiplexers with FPGA lookup tables |
| US6438735B1 (en) * | 1999-05-17 | 2002-08-20 | Synplicity, Inc. | Methods and apparatuses for designing integrated circuits |
| US6449762B1 (en) * | 1999-10-07 | 2002-09-10 | Synplicity, Inc. | Maintaining correspondence between text and schematic representations of circuit elements in circuit synthesis |
| US6711729B1 (en) * | 2000-12-05 | 2004-03-23 | Synplicity, Inc. | Methods and apparatuses for designing integrated circuits using automatic reallocation techniques |
| US6973632B1 (en) * | 2002-06-11 | 2005-12-06 | Synplicity, Inc. | Method and apparatus to estimate delay for logic circuit optimization |
| US7506278B1 (en) * | 2005-03-08 | 2009-03-17 | Xilinx, Inc. | Method and apparatus for improving multiplexer implementation on integrated circuits |
-
2007
- 2007-05-31 US US11/809,613 patent/US7730438B2/en active Active
-
2008
- 2008-05-30 CN CN2008800181264A patent/CN101790730B/zh active Active
- 2008-05-30 WO PCT/US2008/006831 patent/WO2008150435A1/en not_active Ceased
- 2008-05-30 JP JP2010510350A patent/JP5384483B2/ja active Active
- 2008-05-30 EP EP08767951A patent/EP2153360A1/en not_active Ceased
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2010534374A5 (enExample) | ||
| JP2010530660A5 (enExample) | ||
| TWI515669B (zh) | 用於狀態機中資料分析之系統與方法 | |
| US8250342B1 (en) | Digital signal processing engine | |
| US8473880B1 (en) | Synchronization of parallel memory accesses in a dataflow circuit | |
| JP2016515266A5 (enExample) | ||
| JP5071707B2 (ja) | データ処理装置およびその制御方法 | |
| JP2007503659A5 (enExample) | ||
| JP2005535965A5 (enExample) | ||
| WO2004010320A3 (en) | Pipelined reconfigurable dynamic instruciton set processor | |
| US8664975B1 (en) | Systems and methods for flexibly configuring a programmable logic device | |
| Cardona et al. | AC_ICAP: A flexible high speed ICAP controller | |
| JP5384483B2 (ja) | マルチプレクサを設計する方法及び装置 | |
| Brant | Coarse and fine grain programmable overlay architectures for FPGAs | |
| JP2007034887A (ja) | ハイレベル合成コンパイラ用のシフトレジスタファイルを自動生成するための方法および装置 | |
| JP3989634B2 (ja) | 集積回路及び集積回路用のデータを記録した記録媒体 | |
| JP2011028543A5 (ja) | 情報処理システム | |
| WO2009022418A1 (ja) | 動的再構成プログラム、該プログラムを記録した記録媒体、動的再構成装置および動的再構成方法 | |
| JP5206063B2 (ja) | 記述処理装置、記述処理方法およびプログラム | |
| US9372953B1 (en) | Increasing operating frequency of circuit designs using dynamically modified timing constraints | |
| Sotiropoulou et al. | Design space exploration for FPGA-based multiprocessing systems | |
| JP6731220B2 (ja) | 調停兼多重化回路 | |
| WO2007057828A3 (en) | Processing system and method for executing instructions | |
| JP2011090518A (ja) | 高位合成装置、高位合成方法、及び高位合成プログラム | |
| Olivares et al. | Biprocessor SoC in an FPGA for teaching purposes |