JP2007525114A5 - - Google Patents

Download PDF

Info

Publication number
JP2007525114A5
JP2007525114A5 JP2006550427A JP2006550427A JP2007525114A5 JP 2007525114 A5 JP2007525114 A5 JP 2007525114A5 JP 2006550427 A JP2006550427 A JP 2006550427A JP 2006550427 A JP2006550427 A JP 2006550427A JP 2007525114 A5 JP2007525114 A5 JP 2007525114A5
Authority
JP
Japan
Prior art keywords
clock
clock signal
sequence
frequency
electronic device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
JP2006550427A
Other languages
English (en)
Japanese (ja)
Other versions
JP2007525114A (ja
Filing date
Publication date
Application filed filed Critical
Priority claimed from PCT/IB2005/050245 external-priority patent/WO2005074138A2/en
Publication of JP2007525114A publication Critical patent/JP2007525114A/ja
Publication of JP2007525114A5 publication Critical patent/JP2007525114A5/ja
Withdrawn legal-status Critical Current

Links

JP2006550427A 2004-01-29 2005-01-21 プログラマブルで一時停止可能なクロック発生ユニット Withdrawn JP2007525114A (ja)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP04100320 2004-01-29
PCT/IB2005/050245 WO2005074138A2 (en) 2004-01-29 2005-01-21 Programmable and pausable clock generation unit

Publications (2)

Publication Number Publication Date
JP2007525114A JP2007525114A (ja) 2007-08-30
JP2007525114A5 true JP2007525114A5 (enExample) 2008-03-06

Family

ID=34814373

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2006550427A Withdrawn JP2007525114A (ja) 2004-01-29 2005-01-21 プログラマブルで一時停止可能なクロック発生ユニット

Country Status (5)

Country Link
US (1) US7961820B2 (enExample)
EP (1) EP1716470A2 (enExample)
JP (1) JP2007525114A (enExample)
CN (1) CN100565422C (enExample)
WO (1) WO2005074138A2 (enExample)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120089759A1 (en) * 2010-10-08 2012-04-12 Qualcomm Incorporated Arbitrating Stream Transactions Based on Information Related to the Stream Transaction(s)
US20120197570A1 (en) * 2011-01-27 2012-08-02 Mehran Ramezani Measurement of Parameters Within an Integrated Circuit Chip Using a Nano-Probe
US9582026B2 (en) * 2014-09-30 2017-02-28 Samsung Electronics Co., Ltd. System-on-chip to support full handshake and mobile device having the same

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB8615399D0 (en) 1986-06-24 1986-07-30 Int Computers Ltd Switching circuit
JP2666479B2 (ja) * 1989-06-16 1997-10-22 松下電器産業株式会社 クロック切換回路及びクロック切換方法
GB9109445D0 (en) 1991-05-01 1991-06-26 Ncr Co A circuit for glitch-free switching of asynchronous clock sources
US5208557A (en) 1992-02-18 1993-05-04 Texas Instruments Incorporated Multiple frequency ring oscillator
JPH05259848A (ja) * 1992-03-11 1993-10-08 Nec Corp クロック発生装置
ES2113498T3 (es) 1992-12-28 1998-05-01 Advanced Micro Devices Inc Circuito de microprocesador con dos señales de temporizacion.
US6219797B1 (en) 1993-02-09 2001-04-17 Dallas Semiconductor Corporation Microcontroller with selectable oscillator source
US5398244A (en) * 1993-07-16 1995-03-14 Intel Corporation Method and apparatus for reduced latency in hold bus cycles
US5652536A (en) 1995-09-25 1997-07-29 Cirrus Logic, Inc. Non-glitch clock switching circuit
GB9611425D0 (en) * 1996-05-31 1996-08-07 Tracker Network Uk Ltd Digital communications
US6088591A (en) * 1996-06-28 2000-07-11 Aironet Wireless Communications, Inc. Cellular system hand-off protocol
US6005904A (en) * 1997-10-16 1999-12-21 Oasis Design, Inc. Phase-locked loop with protected output during instances when the phase-locked loop is unlocked
US20020172309A1 (en) * 2001-05-15 2002-11-21 International Business Machines Corporation Universal clock reference
US20050080999A1 (en) * 2003-10-08 2005-04-14 Fredrik Angsmark Memory interface for systems with multiple processors and one memory system

Similar Documents

Publication Publication Date Title
WO2008112207A3 (en) Software programmable timing architecture
CN107110966A (zh) 雷达系统中的多个啁啾脉冲生成
JP2011044795A5 (enExample)
US20120110218A1 (en) Auto-Detection and Mode Switching for Digital Interface
US8558606B2 (en) Debounce apparatus and method thereof
JP2018112861A5 (ja) 乱数生成装置
WO2008024659A3 (en) Circuits to delay a signal from a memory device
JP2017021749A5 (enExample)
WO2018120612A1 (zh) 一种数据采样方法、芯片和计算机存储介质
CN110502066B (zh) 时钟切换装置、方法及电子设备
JP2007525114A5 (enExample)
DE10318603B4 (de) Eingangsempfängerschaltung
US8841954B2 (en) Input signal processing device
JP2007094512A5 (enExample)
CN112100956A (zh) 一种信号传输方法及装置
CN115826678B (zh) 校准多个fpga的时钟相位的方法、装置、系统及存储介质
KR101752580B1 (ko) 메모리 디바이스에 대한 전력 관리
CN102467097B (zh) 一种外设控制器和外设控制电路
Pakartipangi et al. Analysis of camera array on board data handling using FPGA for nano-satellite application
CN111628765B (zh) 用于选择时钟的系统和方法
JP2014054363A5 (enExample)
WO2009019743A1 (ja) リングオシレータ、遅延測定装置及び遅延測定方法並びに遅延測定プログラム
CN112688672A (zh) 用于生成pwm波的装置和方法
JP2003198521A5 (enExample)
JP2015153236A5 (enExample)