GB2165692A - Thin films - Google Patents

Thin films Download PDF

Info

Publication number
GB2165692A
GB2165692A GB8520956A GB8520956A GB2165692A GB 2165692 A GB2165692 A GB 2165692A GB 8520956 A GB8520956 A GB 8520956A GB 8520956 A GB8520956 A GB 8520956A GB 2165692 A GB2165692 A GB 2165692A
Authority
GB
United Kingdom
Prior art keywords
film
ions
forming
electrically conductive
pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB8520956A
Other versions
GB8520956D0 (en
GB2165692B (en
Inventor
Masahiro Kameda
Yojiro Kamei
Kenichi Kurihara
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ricoh Co Ltd
Original Assignee
Ricoh Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP17583084A external-priority patent/JPS6154644A/en
Priority claimed from JP21125584A external-priority patent/JPS6190444A/en
Priority claimed from JP25846784A external-priority patent/JPS61137342A/en
Application filed by Ricoh Co Ltd filed Critical Ricoh Co Ltd
Publication of GB8520956D0 publication Critical patent/GB8520956D0/en
Publication of GB2165692A publication Critical patent/GB2165692A/en
Application granted granted Critical
Publication of GB2165692B publication Critical patent/GB2165692B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • H01L21/32134Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by liquid etching only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3215Doping the layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3215Doping the layers
    • H01L21/32155Doping polycristalline - or amorphous silicon layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A method for forming an interconnection pattern of Al on a structure, such as a semiconductor device, includes a step of introducing ions of a selected material, such as As, P, B and Ar, into a thin film of Al to be formed into an interconnection pattern prior to the step of heat treatment, thereby allowing to prevent the production of undesired products, such as hillocks, when heat-treated.

Description

SPECIFICATION Thin films This invention relates to a method for forming a thin-film in a desired pattern, and particularly to a method for forming a multilayer interconnection pattern in a process for manufacturing LSls, in particular MOSFETs.
In forming interconnections and leads in LSls in accordance with the prior art, a thin-film of an electrically conductive material, such as Al and Al-Si, is first formed by evaporation, sputtering, etc. and then after patterning, it is subjected to heat treatment at the temperature ranging from 400 C to 500 OC. However, it is known that ridges called whiskers or hillocks are formed at the surface during this heat treatment thereby destroying smoothness in the surface. Such whiskers and hillocks could cause disconnections in interconnection lines due to electromigration, and, in particular, they could cause an electrical short between a first lead layer and a second lead layer in a multilayer interconnection structure, thereby forming obstructions against realization of a multilayer interconnection structure.
Japanese Patent Laid-open Publication, No.
57-183053, etc. discloses a method for preventing the formation of whiskers in a main surface of Al by implanting impurities, such as P, As and Ar. In the publication, it is also described that production of whiskers is a phenomenon peculiar to pure Al and no such phenomenon takes place for alloy materials, such as Al-Si. On the other hand, with respect to hillocks, a paper presented by T. J. Faith, in J. Appl. Phys., Vol. 52, No. 7, July 1981, includes a description which indicates that ridges in the form of hillocks may be formed in the surface of pure Al.As described in the LSI DATA HANDBOOK, Science Forum Co., pp. 316-323, one approach to prevent the formation of such hillocks is to use an electrically conductive material added with an impurity, such as Si, Cu and Mg; however, for Al-Si, for example, the effects are not sufficient, and, for Al-Si-Cu, there are problems including difficulty in etching, Cu residues and contamination inside of the sputtering device by Cu. Another approach is to introduce 0, but this cannot be easily put into practice because of an increase in resistance and difficulty in controlling the introduction of 0.
Moreover, in forming interconnection patterns in LSls, chemical wet etching has also been used to etch an Al pattern into a desired pattern. Although wet etching of Al is simple, it can no longer be applied when a desired line width of Al becomes 3 microns or less.
One of the reasons for this is the formation of hillocks. Thus, in forming a fine metal pattern, wet etching cannot be applied though it is easy to carry out.
It is therefore a primary object of the present invention to provide an improved method for forming a fine interconnection pattern.
Another object of the present invention is to provide a method for forming a multilayer interconnection pattern without producing a short between layers.
A further object of the present invention is to provide a method for forming a thin-film having a desired pattern on a structure, such as a semiconductor device.
A still further object of the present invention is to provide a method for forming an interconnection pattern high in accuracy and sharpness.
A still further object of the present invention is to prevent hillocks from being formed on leads or interconnection patterns.
Other objects, advantages and novel features of the present invention will become apparent from the following detailed description of the invention when considered in conjunction with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRA WINGS Fig. 1 is an electron microscopic photograph showing the surface of an Al interconnection film formed without a step of ion implantation, including appreciable hillocks; Fig. 2 is an electron microscopic photograph showing the surface of an Al interconnection film formed with a step of ion implantation by B, including no appreciable hillocks; Fig. 3 is an electron microscopic photoqraph showing the surface of an Al interconnection film formed with a step of ion implantation by As, including no appreciable hillocks; Fig. 4 is an electron microscopic photograph showing an Al interconnection pattern with the line width of 2.25 microns, which has been formed by wet etching without a step of ion implantation;; Fig. 5 is an electron microscopic photograph showinq an Al interconnection pattern with the line width of 3.5 microns, which has been formed by wet etching without a step of ion implantation; Fig. 6 is an electron microscopic photograph showinq an Al interconnection pattern with the line width of 2.25 microns, which has been formed by wet etching with a step of ion implantation by P; Fig. 7 is an electron microscopic photograph showing an Al interconnection pattern with the line width of 3.5 microns, which has been formed by wet etching with a step of ion implantation by P; Fig. 8 is an electron microscopic photograph showing a double-layer interconnection pattern of Al formed without a step of ion implantation; Fig. 9 is an electron microscopic photograph showing a double-layer interconnection pattern of Al formed with a step of ion implantation by B;; Fig. 10 is an electron microscopic photo graph showing a multilayer interconnection structure including an interlayer insulating film formed on a first metal laver by the low pressure CVD method; Fig. 11 is an electron microscopic photograph showing the condition in which the interlayer insulating film shown in Fig. 10 is coated with OCD; Fig. 12 is a schematic illustration showing the structure of a typical semiconductor device having a multilayer interconnection pattern; Fig. 13 is a graph showing the relation between the dose and the hillock density, which is obtained by plotting the experimental results for the implanted ions of As+, P and B; Fig. 14 is a graph showing the relation between the implantation energy and the hillock density, which is obtained by plotting the experimental results;; Fig. 15 is a graph showing the relation between the dose and the sheet resistance, which is obtained by plotting the experimental results; Fig. 16 is a graph showing the relation between the cumulative failure rate and the time of failure, which is obtained by plotting the results of experiments of electromigration; Fig. 17 is a graph showing the relation between the dose and the hillock density, which is obtained by plotting the experimental results for the implanted ions of H, B, P, As, Ar and BF2; Fig. 18 is a graph showing the distribution of implanted As ions in the direction of depth; Fig. 19 is a graph showing the distribution of implanted BF2' and Ar ions in the direction of depth; and Fig. 20 is a graph showing the relation between the dose and the hillock density for the hillocks of 1 microns or higher and 0.2 microns or higher with the ion implantation of As ions at 50 KeV.
Now, the present invention will be described more in detail by way of its specific embodiments, especially in the case where an interconnection pattern is to be formed on the surface of an LSI which is at the stage of near completion.
First, using an electrically conductive material, such as Al, Al-Si, Mo, Ti and W, which is commonly used as an excellent interconnection material in the manufacture of an LSI, a film of electrically conductive material is formed to a desired thickness according to any of the well known thin-film forming techniques. For example, it is preferable to form this film to the thickness ranging from 8,000 angstroms to 1 micron according to the high speed magnetron sputtering method or the self-rotating type E-gun evaporation method.
In the present embodiment, it is assumed that a film of Al is formed to the thickness of 1 micron. Then, ions of an element, such as Ar, As and B, are implanted into this Ai film by the well known ion implantation method. In the present embodiment, use is made of As ions. It is preferable to carry out the ion implantation under the conditions of energy level at 60 KeV and the dose per unit area at 1 X 1016 ions/cm2. Moreover, it is preferable to set the ion concentration at 5 X 1017 ions/cm3 or more in the vicinity of the surface (in particular, within 2,000 angstroms from the surface), and it is most preferable to set at 5 X 1020 ions/cm3 or more. Then, using a well known photolithography technique, the Al film is etched to define a desired interconnection pattern.Thereafter, as a heat treatment step, the resulting structure is subjected to heat treatment in a nitrogen atmosphere at 450 C for 30 minutes.
The mechanism of production of hillocks is said to stem from anisotropic growth which takes place due to theraml stresses caused by heat treatment around the crystalline nuclei locally present in the vicinity of the surface.
With this as a premise, in accordance with the present invention, a step of ion implantation is added prior to the step of heat treatment with an intention that crystalline nuclei are purposely produced to an extent that they are uniformly distributed over the entire surface, thereby causing production of nuclei and thus anisotropic growth uniformly over the entire surface to prevent the production of hillocks locally. Described more in detail, an Al film formed, for example, by evaporation is considered to be non-uniform in its internal structure. And, if there is any non-uniform structural portion locally in the vicinity of the surface, there is a possibility that the local thermal stress produced by such a non-uniform structural portion at a later heat treatment step could cause the formation of hillocks.
In accordance with the present invention, however, since the structural quality of an Al film is made uniform by having ions of a predetermined element implanted into the Al film prior to the step of heat treatment, whereby the film composition in the vicinity of the Al film surface, in particular, is positively made uniform by the introduction of implanted ions, the occurrence of thermal stress concentration is prevented at the time of heat treatment. It is to be noted that, in the embodiment described above, as a means for causing a uniform growth of nuclei over the entire surface by forming crystalline nuclei uniformly throughout the thin-film with the application of energy to the film, use has been made of the ion implantation method which is well known in the field of semiconductor technology. It should however be noted that the present invention is not limited only to such a method and a generally used method of introducing ions, such as reverse sputtering and plasma treatment, may also be used.
In order to confirm the principle of the present invention, the surfaces of electrically conductive layers formed by the prior art method without a step of ion implantation and the method of the present invention with a step of ion implantation have been examined using a scanning electron microscope (SEM) and electron microscopic photographs taken are shown in Figs. 1 through 3. Fig. 1 shows the surface of an Al interconnection layer formed by the prior art method without a step of ion implantation before the step of heat treatment.
It is seen that hillocks are formed appreciably in the surface. On the other hand, Fig. 2 shows the surface of an Al interconnection layer formed in accordance with the present invention with a step of ion implantation of B carried out prior to the step of heat treatment.
No appreciable hillocks are seen in the surface. Fig. 3 shows an Al layer formed similarly by the present invention using As ions instead of B ions, and there is no difficulty in appreciating that there is no appreciable hillocks formed in the surface.
Now, another aspect of the present invention in which an Al film is wet-etched to define a desired pattern will be described.
First, using Al, which is commonly used as an excellent interconnection material in the manufacture of an LSI, a film of electrically conductive material is formed to a desired thickness according to any of the well known thin-film forming techniques. For example, it is preferable to form this film to the thickness ranging from 8,000 angstroms to 1 micron according to the high speed magnetron sputtering method or the sell-rotating type E-gun evaporation method. Here, it is assumed that a film of Al is formed to the thickness of 1 micron. Then, ions of an element, such as Ar, As and B, are implanted into this Al film by the well known ion implantation method. In the present embodiment, use is made of As ions. It is preferable to carry out the ion implantation under the conditions of energy level at 60 KeV and the dose per unit area at 1 X 1016 ions/cm2.It is preferably to set the ion concentration at 5 X 1017 ions/cm3 or more in the vicinity of the surface (in particular, within 2,000 angstroms from the surface and it is most preferable to set at 5 X 1020 ions/cm3 or more. Then, after applying resist over the entire surface, this resist is formed into a desired pattern.
The Al film thus patterned is then subjected to wet etching using an etching solution containing phosphoric acid, sulfuric acid and acetic acid at the ratio of 3 : 0.17 : 0.6, thereby forming a desired interconnection pattern. Thereafter, as a heat treatment step, the resulting structure is heat-treated first in a nitrogen atmosphere at 430 C for 20 minutes and then in a hydrogen atmosphere for 20 minutes.
Al interconnection patterns at two line widths of 2.25 microns and 3.5 microns were wet-etched first without a step of ion implantation prior thereto and then with a step of ion implantation and the resulting structures were comparatively examined. Fig. 4 shows the Al pattern wet-etched at line width of 2.25 microns without a step of ion implantation. It is easily seen that lines are not clearly cut. Fig. 5 shows the case in which the Al layer was wet-etched at line width of 3.5 microns without a step of ion implantation. A few projections extending into the cut lines are seen, and they could cause bridging between the adjacent layers. Fig. 6 is the case in which the Al layer was wet-etched at line width of 2.25 microns with a step of ion implantation by P prior to the step of heat treatment, and Fig. 7 is the case for line width of 3.5 microns with a step of ion implantation by P.As shown, the etched lines are sharper and no appreciable hillocks or projections are seen.
It will now be described as to the case of forming a double-layer Al interconnection pattern according to another embodiment of the present invention. Using the Al interconnection layer thus formed in a desired pattern as described in the last preceding embodiment as a first electrically conductive layer, a layer of phosphosilicate glass (PSG) containing 2 % by mole of phosphorous is formed on the first electrically conductive layer to the thickness of 8,000 angstroms as an interlayer insulating film. Then, photolithography and etching as well known in the art art carried out to define through-holes in the interlayer insulating film at desired positions. Then, Al is deposited over the entire surface.Then, the thus deposited Al layer is formed into a desired pattern thereby defining a second electrically conductive layer, which is isolated from the first electrically conductive layer by the interlayer insulating film except those portions connected through the through-holes. Thereafter, the resulting structure is subjected to heat treatment first in a nitrogen atmosphere and then in a hydrogen atmosphere at the temperature of 530 C.
The double-layer Al interconnection structure thus formed was examined by a SEM and its electron microscopic photograph is shown in Fig. 9. As may be easilv appreciated from this photograph, there is no appreciable hillocks formed in the surface of the structure. Besides, the pattern is sharp and accurate and an excellent coverage is attained. In contrast, Fig. 8 is an electron microscopic photograph showing a double-layer Al interconnection structure formed in accordance with a prior art method without a step of ion implantation. It is seen that appreciable hillocks are formed in the surface.
As may be understood from the last two embodiments, in accordance with this aspect of the present invention, hillocks may be prevented from being formed and a fine interconnection pattern may be defined clearly by applying wet etching. Moreover, in the formation of a two-layer interconnection structure with a first electrically conductive layer having a fine pattern, an excellent coverage by an interlayer insulating film during the process of forming the two-layer interconnection structure may be attained. As described above, in accordance with the present invention, since the formation of hillocks is prevented by the addition of a step of ion implantation, fine interconnection patterns may be defined using wet etching.
Furthermore, it is true that dry etching may be used for the formation of a fine pattern in a multilayer interconnection structure, but there was a problem of poor coverage by the interlayer insulating film, which could result in disconnections. On the other hand, in accordance with the present invention, since wet etching may be used positively, the problem of poor coverage is obviated, and a method for forming a fine interconnection pattern excellent in coverage and having no hillocks and disconnections is provided. Particularly, when PSG on the like is used to form the interlayer insulating film in a multilayer interconnection structure, an extremely excellent coverage may be attained by the present invention.Besides, the present invention is particularly useful for the formation of a fine pattern since no irregularities, such as dents and projections, are formed along the etched edges.
A further embodiment of the present invention for forming a multilayer interconnection structure will now be described below. Using the magnetron type sputtering method, a film of Al-Si 1 % is formed on a Si substrate to the thickness of approximately 6,000 angstroms over the entire surface by evaporation.
Then, boron ions are implanted into this Al-Si 1 ,b film by ion implantation under the conditions, including energy level at 50 KeV and dose per unit area at 1 X 1016 ions/cm2. In the vicinity of the surface, particularly within 2,000 angstroms from the surface, the ion concentration is preferably set at 5 X 10'7 ions/cm3 or more, and most preferably at 5 X 1020 ions/cm3 or more. The distribution of ion concentration within the film has maximum approximately at 1,000 angstroms from the surface. Then, the Al-Si 1 % film implanted with ions is etched by an etching solution containing phosphoric acid, nitric acid and acetic acid at the ratio of 3 : 0.17 : 0.6 for approximately 2.5 minutes at the temperature of 42 C to define a desired interconnection pattern.Thereafter, the resulting structure is heat-treated in a nitrogen atmosphere at the temperature of 450 C for 30 minutes.
Then, an interlayer insulating film of silicon oxide is formed over the entire surface covering the Al-Si 1 % film having a desired pattern to the thickness of approximately 8,000 angstroms by the CVD (chemical vapor deposition) method. When use is made of the low pressure CVD, the pressure is preferably reduced to 0.1 Torr. Then, a film of OCD (tradename) is formed on the interlayer insulating film to the thickness of approximately 1,200 angstroms. Thereafter, the resulting structure is heat-treated in a nitrogen atmosphere at the temperarure of 400 C. Then, selective etching is carried out to define through-holes. Then, pure Al is deposited on the OCD layer over the entire surface by evaporation, which is then etched into a desired pattern thereby forming a second electrically conductive layer of approximately 8,000 angstroms thick.
Fig. 10 is an electron microscopic photograph showing the two-metal layer interconnection structure having the interlayer insulating film formed by the low pressure CVD.
And, Fig. 11 is an electron microscopic photograph showing the condition in which the OCD is coated on the interlayer insulating film.
It is to be noted that as an interconnection material, use may be made of a high melting point metal, such as Al-alloys and Mo, and a silicide thereof.
As described above, in accordance with the present invention, it is possible to prevent hillocks from being formed on a metal interconnection layer of semiconductor device by having impurity ions implanted before the step of annealing. According to the systematic study for prevention of hillock production on the interconnection pattern of semiconductor device, it has been found that the production of hillocks can be suppressed almost completely from a practical viewpoint by having impurity ions implanted into a metal interconnection pattern at the dose of approximately 1015 ions/cm2 or more. This aspect of the present invention will now be described more in detail below.
Fig. 12 is a schematic illustration showing the structure of a typical semiconductor device having a multilayer interconnection pattern, to which the present invention is most advantageously applied to form the interconnection pattern. As shown, as the underlying support structure, there is provided a substrate 1 which is preferably comprised of a semiconductor material, such as silicon, of one conductivity type and which includes a pair of diffusion regions 1a and 1b formed by doping selected impurities of opposite conductivity type. It is to be noted that the substrate 1 may include any other well-known elements, such as buried layers and channel stops. On the substrate 1 is formed a field oxide film 2, typically, from SiO2 to the thickness of approximately 9,000 angstroms. And, a phosphosilicate glass (PSG) film 3 is formed on the field oxide film 2 to the thickness of approximately 8,000 angstroms.
Furthermore, on the PSG film 3 is formed a first metal layer 4, which defines the first layer of to-be-formed multilayer interconnection pattern, to the thickness of approximately 6,000 angstroms, and second metal layers 6 and 10, which define the second layer of the multilayer interconnection pattern, are formed to the thickness of approximately 9,000 angstroms with a PSG layer 5 as an interlayer insulating layer having the thickness of approximately 8,000 angstroms sandwiched between the first and second metal layers 4 and 6 (10). The topmost layer 7 is a passivation layer having the thickness of approximately 7,000 angstroms. Also provided in the structure shown in Fig. 12 are a gate oxide film 8 of approximately 500 angstroms and a polysilicon gate 9 of approximately 3,500 angstroms.It is to be noted that the particular sizes given above are only for the illustrative purpose and the present invention is no way limited only to these. In the preferred embodiment, use is made of pure Al or an alloy of Al and Si for forming either of the metal layers 4, 6 and 10.
In the structure shown in Fig. 12, it is assumed for the purpose of illustration that the left-hand first metal layer 4 and the second metal layer 10 are interconnected by a via extending through a through-hole, but the right-hand first metal layer 4 and the second metal layer 6 are electrically isolated from each other by the interlayer insulating layer 5.
In this case, if the step of ion implantation of impurity ions at a predetermined dose level or more is not carried out after formation of the first metal layer 4, there will be produced hillocks as indicated by 5a on the top surface of the first metal layer 4 when the entire structure is subjected to heat-treatment, so that the first and second metal laver 4 and 6 may be shorted by such a hillock extending through the interlayer insulating layer 5. In accordance with this aspect of the present invention, there is provided a method of preventing the production of hillocks by carrying out the step of ion implantation with impurities at the dose level of approximately 10'5 ions/cm2 from the exposed surface of the first metal layer subsequent to the formation thereof from a selected electrically conductive material.With the implantation of impurity ions at dose of approximately 1015 ions/cm2, it is possible to prevent hillocks from being produced even if the first metal 4 is subjected to heat-treatment thereafter.
As described previously, it is considered that the production of hillocks takes place because particular directions of crystal growth are defined in a metal layer when it is formed, for example, by evaporation or sputtering, and the anisotropic crystal growth takes place depending on such particular directions when subjected to heat-treatment. However, according to this aspect of the present invention, it is considered that such particular crystal growth directions are completely destroyed by having impurity ions implanted at the dose level of approximately 1015 ions/cm2 or more, preferably 1016 ions/cm2 or more, after formation of a metal layer thereby forming an amorphous-like structure random in orientation, which allows to prevent the production of hillocks from occurring.
It is to be noted that the remaining portions of the structure shown in Fig. 12 may be formed by technologies commonly used in the manufacture of semiconductor devices, such as photolithography and etching.
Fig. 13 is a graph showing the experimental results as plotted with the abscissa taken for dose level and the ordinate taken for hillock density. In this experiment, after formation of a metal layer of Al on a supporting structure, such as semiconductor device, ions of selected impurities, such as As, P and B, were implanted into the metal layer and the number of hillocks produced on the metal surface after heat-treatment were counted. And the experiment was repeated by varying the dose of impurity ions. Described more particularly with respect to the present experiment, a PSG layer was formed on a silicon substrate to the thickness ranging from 7,000 to 9,000 angstroms, and, then, a metal layer of Al-Si was formed on the PSG layer to the thickness ranging from 7,000 to 9,000 angstroms by the DC magnetron sputtering process.Then, ion implantation was carried out with selected impurity ions at a dose level in a range between 1014 and 2 X 1015 ions/cm2, followed by the step of patterning and heat-treatment at 430 C. Thereafter, the number of hillocks produced on the metal layer and having sizes equal to or larger than predetermined level were counted using observation techniques, such as SEM and XMA.
As shown in the graph of Fig. 13, the present experiment was carried out for impurity ions of As, P and B, and the ion implantation was carried out always at the energy level of 50 KeV. It is easily seen from Fig. 13 that the production of hillocks can be virtually eliminated from a practical viewpoint by including the step of ion implantation at the dose level of approximately 1015 ions/cm2 or more. It is also seen from the graph of Fig. 3 that the production of hillocks can be prevented almost completely irrespective of the kinds of impurities if the dose level is set at least at 5 X 1015 to 1015 ions/cm2.It is to be noted that in the present experiment the reference size or height was set at 2,000 angstroms and the number of those hillocks having the height equal to or higher than the reference was counted, because those hillocks could be a problem in coverage.
Fig. 14 graphically shows the experimentally obtained relation between the implantation energy taken for the abscissa and the hillock density taken for the ordinate. In this case, As ions were implanted at the dose of 1015 ions/cm2, wherein the implantation energy was varied to see the dependency of the hillock density on implantation energy. As apparent from Fig. 14, the hillock density very little depends on the implantation energy in the range of investigation. As will be described more in detail later, it has been found from the surface analysis experiment that the implanted As ions (50 KeV) are mostly present at the depth of 100 angstroms and its vicinity from the surface, and after heat-treatment they are shifted to the depth in a range between 1,000 and 2,000 angstroms.
Fig. 15 is a graph showing the plots of experimental results indicating that the sheet resistance of Al-Si layer remains substantially unchanged over the range of dose where the number of hillocks produced by heat-treatment decreases dramatically. It is thus clear that the resistance of metal layer forming part of interconnection pattern is not adversely affected by the step of ion implantation according to the present invention. Moreover, Fig. 16 shows the results of comparative experiment between the Al-Si film implanted with As ions and the Al-Si film without As implantation, and, as shown, it may be easily understood that durability against electromigration is significantly improved by carrying out the step of ion implantation according to the present invention.
It has also been confirmed experimentally from the analysis of electron beam diffraction pattern for with and without ion implantation of As ions that the diffraction pattern without ion implantation includes continual interference fringes, but the difraction pattern with ion implantation includes no such interference fringes. From this, it can be said that a crystalline structure of some sort is present in the metal layer after formation, and such a crystalline structure is completely destroyed by the ion implantation at a desired dose level equal to or greater than a predetermined level in accordance with the present invention, thereby converting the crystalline state into the amorphous state or the state of a collection of microcrystalline structures.
Now, a further aspect of the present invention will be described. As described previously, in accordance with the principle of the present invention, the production of hillocks on the surface of a metal layer forming an interconnection pattern is prevented from occurring by carrying out a step of implantation of impurity ions prior to the step of heattreatment. In accordance with this aspect of the present invention, the production of hillocks is prevented almost completely irrespective of the kind of impurity ions used by carrying out the step of ion implantation such that the depth of impurity ions implanted into the metal interconnection layer, or more specifically the peak of the distribution of impurity ions implanted, is set to be located within 800 angstroms from the surface.That is, in accordance with this aspect of the present invention, after formation of the first metal layer 4 from a selected material in the semiconductor structure shown in Fig. 12, impurity ions are implanted into the first metal layer 4 from its exposed surface such that the implanted ions has a distribution whose peak is located within approximately 800 angstroms from the surface. With the presence of impurity ions so implanted, no hillocks are formed on the first metal layer 4 even if the entire structure is subjected to heat-treatment.
As described previously, it is considered that particular directions of crystal growth are defined in a metal layer when it is formed on a supporting structure and hillocks are produced when anisotropic growth of crystal takes place following these particular directions with the application of heat. However, in accordance with this aspect of the present invention, it is considered that a relatively shallow implantation of impurity ions into a metal layer to define a distribution of implanted ions therein whose peak is located within 800 angstroms, preferably within 500 angstroms, from the surface can cause these particular directions of crystal growth to be completely destroyed, thereby forming an amorphous-like random structure which allows to prevent the formation of hillocks from taking place.
Fig. 17 shows in graphic form the results of the experiment in which a metal layer of Al was formed on a supporting structure, such as a semiconductor device, and impurity ions (As, P, B, Ar or BF3) were implanted into the metal layer by changing the dose level from one test to another prior to the step of heattreatment, wherein the number of hillocks formed on the metal layer after heat-treatment were counted. In particular, in the present experiment, a PSG layer was formed on a silicon substrate to the thickness of 7,000 to 9,000 angstroms, and, then, a metal layer of Al-Si was formed on the PSG layer to the thickness of 7,000 to 9,000 angstroms by the DC magnetron sputtering process.After carrying out the step of ion implantation at a dose level ranging from 1014 to 2 X 1016 ions/cm2 to the Al-Si layer, patterning and heat-treatment at 430 C were carried out, followed by the step of observation by SEM or XMA for counting the number of meaningful hillocks.
In the graph of Fig. 17, the abscissa is taken for the dose level in cm 2 and the ordinate is taken for the hillock density in number/cm2. In the present example, the ion implantation was carried out always at the energy level of 50 KeV, and the number of those hillocks having sizes or heights larger than predetermined reference size or height was counted to determine the hillock density.
According to the results plotted in the graph of Fig. 17, it is seen that the production of hillocks can be suppressed to a minimum, which is insignificant from a practical viewpoint, if the dose level is set approximately at 1015 ions/cm2 or higher in the case of using As, P or B as impurity ions and if the dose level is set approximately at 10'4 ions/cm2 or higher in the case of using Ar or BF2 as impurity ions. It is also seen in the graph of Fig.
17 that when the dose level is set at 5 X 10'5 to 1015 ions/cm2 or higher, it is possible to prevent hillocks from being produced almost completely irrespective of impurity ions used. Similarly with the previous case, the reference height in counting the number of meaningful hillocks was set at 2,000 angstroms also in the present case.
Figs. 18 and 19 show the distribution of impurity ions implanted into the above-described Al-Si layer when analyzed by SIMS. In the graph of each of these figures, the abscissa is taken for the depth in angstroms as measured from the exposed surface where the ion implantation into the Al-Si layer is carried out and the ordinate is taken for the doping concentration in ions/cc of the impurity ions implanted into the Al-Si layer. Fig. 18 shows the distribution of As ions after the implantation thereof according to the present invention and the distribution of As ions after heattreatment subsequent to the step of ion implantation.In this case, the implantation of As ions was carried out at the dose level of 1 X 1016 ions/cm2 at the energy level of 50 KeV, and the step of heat-treatment was carried out at the temperature of 450 C for 30 minutes. As apparent from Fig. 18, after the step of implantation of As ions according to the present invention, the peak of the resulting distribution of As -27 ions implanted into the Al-Si layer is located in the vicinity of the surface, approximately ranging between 100 and 300 angstroms. It is also seen that the peak still remains relatively closer to the surface and ranges approximately 500 to 700 angstroms from the surface.
Fig. 19 shows the resulting distributions when Ar and BF2 ions were implanted into the Al-Si layer. As shown, although the distribution of BF2 when implanted into the Al-Si layer under the condition same as that for As shown in Fig. 18 is shifted slightly toward the surface, its peak is located at the position very close to the peak of As distribution shown in Fig. 18. The distribution of BF2 ions after ion implantation is similar to that of As so that it is expected that the distribution of BF2 after heat-treatment is also similar to that of As. The graph of Fig. 19 also includes two distributions of Ar ions, one after ion implantation and the other after annealing. Interestingly, a clear peak is not shown in the distribution of implanted Ar ions, but it is seen that a peak must be present very near the exposed surface.The peak of distribution of Ar ions appears to remain located within 100 angstroms from the exposed surface either after ion implantation or after heat-treatment subsequent to the step of ion implantation. However, within the realm of experimental accuracy, it is relatively difficult to pin-point the location of the peak of As ion distribution.
From above, it can be easily understood that in the case of implanting impurity ions, such as As, P, B, Ar and BF2, into a film of electrically conductive material, if the ion implantation is so carried out to define a distribution of implanted ions whose peak is located within 800 angstroms (taking into consideration of various fluctuating factors) from the exposed surface, the production of hillocks can be prevented from occurring even if the step of heat-treatment, such as annealing, is carried out thereafter. Although the analysis as to why such a relatively shallow ion implantation is so effective in preventing the formation of hillocks from taking place has not yet been fully conducted, the presence of such effect has been also confirmed by other experimental techniques, such as electronmicroscopic observation and electron beam analysis pattern observation.
A still further aspect of the present invention will now be described. As indicated above, in accordance with the present invention, there is provided a method of manufacturing an interconnection pattern of semiconductor device or the like which comprises the steps of forming a film of electrically conductive material on a supporting structure; implanting impurity ions into the film from its exposed surface; patterning the ion-implanted film to a desired pattern; and subjecting the entire structure to heat-treatment. Preferably, the step of ion implantation is carried out at a dose level of 1015 ions/cm2 or more. According to this aspect of the present invention, it is preferable to carry out the step of patterning according to dry etching using a positive resist.Furthermore, the dry etching to be carried out for the step of patterning uses a boron-chlorine family gas as an etchant gas.
Described more in detail with respect to this aspect of the present invention by way of embodiments, when patterning the first metal layer 4 in the structure shown in Fig. 12, a selected material is deposited onto the PSG film 3 and then ions of selected impurities are implanted into the thus deposed layer from the exposed surface thereof, which is followed by the step of patterning the first metal layer 4 into a desired pattern according to dry etching using a positive resist, whereby a boronchlorine family gas, such as BCI3, is used as an etching gas. It has been found experimentally that when etching is carried out using SiCI4 as an etching gas, the shape of metal layer deforms as a result of etching; in particular, it has been found that a step is formed at the edge of metal layer thereby making the entire structure to be in the form of mountain.
This tendency has been found to become enhanced as the amount of ion implantation increases. On the contrary, in the case where dry etching is carried out using a boron-chlorine family gas, such as BCI, no such unde sired tendency has been encountered and there has been obtained a clear and sharp etched pattern.
Thus, according to this aspect of the present invention, when manufacturing an interconnection pattern, for example, of a semiconductor device by depositing a metal of selected material onto a supporting structure to form a metal layer thereon, implanting selected impurity ions into the metal layer, applying dry etching to have the metal layer patterned, and subjecting the entire structure to heat-treatment, it is preferred to use a boronchlorine family gas, such as BCI3, as an etchant during the step of dry etching because the metal pattern is not adversely affected by such etchant and a clear and sharp pattern can be formed without local narrowing or modification in profile.
Fig. 20 graphically shows the results of experiment conducted in connection with this aspect of the present invention. That is, similarly with the previously described cases, a PSG film of 7,000 to 9,000 angstroms thick was formed on a silicon substrate, and, then, a layer of Al-Si was formed thereon to the thickness of 7,000 to 9,000 angstroms by a DC magnetron sputtering process.Then, after implanting As ions into the Al-Si layer at the energy level of 50 KeV with a variable dose level up to 2 X 1016 ions/cm2, the Al-Si layer was patterned by dry etching using BCI, into a desired pattern and then the entire structure was subjected to heat-treatment at the temperature of 430 C. Thereafter, the surface of the Al-Si layer was examined by an observation technique, such as SEM and XMA, and the number of those hillocks having sizes larger than 1 micron and the number of those hillocks having sizes larger than 0.2 microns were counted. It can be seen that when the ion implantation is carried out at a dose level of 1015 ions/cm2 or more, no appreciable hillocks are formed. It should also be noted that a sharply cut pattern may be obtained even if patterning is carried out by dry etching.
While the above provides a full and complete disclosure of the preferred embodiments of the present invention, various modifications, alternate constructions and equivalents may be employed without departing from the true spirit and scope of the invention. Therefore, the above description and illustration should not be construed as limiting the scope of the invention, which is defined by the appended

Claims (59)

claims. CLAIMS
1. A method for manufacturing an interconnection pattern on a supporting structure, comprising the steps of: forming a film of electrically conductive material on said supporting structure; introducing impurities into said film using a physical means; and heat-treating said film.
2. A method of Claim 1 wherein said physical means includes ion implantation.
3. A method of Claim 2 wherein said ion implantation is carried out to implant ions into said film at a concentration of 5 X 10'7 ions/cm3 or more.
4. A method of Claim 1 wherein said structure includes silicon and said electrically conductive material includes a material selected from the group consisting of Al, Mo, W and Ti.
5. A method of Claim 4 wherein said supporting structure includes a semiconductor device and said film is an interconnection layer to be formed on said device.
6. A film pattern forming method comprising the steps of: forming a film of a selected material on a structure; applying energy to said film; wet-etching said energy-applied film to profile said film into a desired pattern; and heat-treating said film thus patterned.
7. A method of Claim 6 wherein said step of applying energy is carried out to produce crystalline nuclei uniformly in said film.
8. A method of Claim 6 wherein said structure includes MOS transistors, and said pattern is an interconnection pattern for said MOS transistors.
9. A method for forming a multi-film interconnection, comprising the steps of: forming a first film of a first selected material on a structure; introducing ions of a second selected material into said first film; heat-treating said first film with ions introduced; wet-etching said heat-treated first film; forming an interlayer insulating film on said first film by a CVD process; and forming a second film of a third selected material on said interlayer insulating film.
10. A method of Claim 9 wherein said first and third selected materials include Al and said second selected material is selected from a group mainly consisting of As, P, B and Ar.
11. A semiconductor device comprising an supporting structure and an interconnection pattern formed on said supporting structure from an electrically conductive material wherein said interconnection pattern includes impurity ions implanted therein at a dose level of approximately 1015 ions/cm2 or more.
12. The device of Claim 11 wherein said interconnection pattern containes a plurality of electrically conductive layers which are electrically isolated from one another by interlayer insulating layers, whereby each of the underlying electrically conductive layers of said interconnection pattern except the topmost electrically conductive layer includes impurity ions implanted therein at a dose level of approximately 10'5 ions/cm2 or more.
13. The device of Claim 11 wherein said electrically conductive material is pure Al or an alloy of Al.
14. The device of Claim 13 wherein said electrically conductive material is Al-Si.
15. The device of Claim 11 wherein said impurity ions are selected from the group consisting of As, P and B.
16. A method for manufacturing an intorconnection pattern on a supporting structure, comprising the steps of: forming a film of electrically conductive material on said supporting structure; introducing impurities into said film at a dose level of approximately 10'5 ions/cm2 or more; and heat-treating said film.
17. The method of Claim 16 wherein said step of introducing of impurities is carried out by ion implantation.
18. The method of Claim 17 wherein said supporting structure is a semiconductor device.
19. The method of Claim 17 further comprising the step of patterning said ion implanted film into a desired pattern by etching.
20. The method of Claim 16 wherein said electrically conductive material includes at least Al.
21. The method of Claim 20 wherein said electrically conductive material also includes silicon.
22. The method of Claim 21 wherein said impurities are selected from the group consisting of As, P and B.
23. A method of manufacturing a multilayer interconnection pattern on a supporting structure, comprising the steps of; forming a first electrically insulating film on said supporting structure; forming a first electrically conductive film on said first electrically insulating film; introducing selected impurity ions into said first electrically conductive film; patterning said first electrically conductive film thus introduced with selected impurity ions into a desired pattern; forming a second electrically insulating film on said first electrically conductive film thus patterned; forming a second electrically conductive film on said second electrically insulating film; and subjecting the entire structure to heat-treatment.
24. The method of Claim 23 wherein said step of introducing of selected impurity ions is carried out at a predetermined dose level in a range of approximately 10'5 ions/cm2 or more.
25. The method of Claim 23 wherein said step of introducing is carried out by ion implantation.
26. The method of Claim 25 wherein said first and second electrically conductive films each comprise Al.
27. The method of Claim 26 wherein said first and second electrically conductive films each comprise Si.
28. The method of Claim 27 wherein said selected impurity ions are selected from the group consisting of As, P and B.
29. The method of Claim 22 wherein said supporting structure is a semiconductor device.
30. A method for manufacturing an interconnection pattern on a supporting structure, comprising the steps of: forming a film of electrically conductive material on said supporting structure; introducing selected impurity ions into said film such that a distribution of introduced ions has a peak at a position within 800 angstroms deep from an exposed surface of said film; and subjecting the entire structure to heat-treatment thereby forming said film into said interconnection pattern.
31. The method of Claim 30 wherein said step of introducing is carried out by ion implantation.
32. The method of Claim 30 further comprising the step of patterning said film into a desired pattern after the step of introducing.
33. The method of Claim 32 wherein said supporting structure is a semiconductor device.
34. The method of Claim 33 wherein said supporting structure is a substrate included in said semiconductor device.
35. The method of Claim 31 wherein said electrically conductive material is Al or an alloy of Al.
36. The method of Claim 35 wherein said alloy of Al is Al-Si.
37. The method of Claim 31 wherein said selected impurity ions are ions of a material selected from the group consisting of As, P, B, Ar and BF2.
38. A film pattern forming method comprising the steps of: forming a film of a selected material on a structure; applying energy to said film; dry-etching said energy-applied film to profile said film into a desired pattern; and heat-treating said film thus patterned.
39. The method of Claim 38 wherein said step of applying energy is carried out to produce crystalline nuclei uniformly in said film.
40. The method of Claim 38 wherein said step of applying energy is carried out to produce an amorphous-like structure without preferred direction of crystal growth in said film.
41. The method of Claim 38 wherein said step of applying energy is carried out to produce a micro-crystalline structure having no preferred direction of crystal growth in said film.
42. The method of Claim 38 wherein said step of applying energy is carried out by ion implantation.
43. The method of Claim 42 wherein said ion implantation is carried out at a predetermined dose level in a range of approximately 10'5 ions/cm2 or more.
44. The method of Claim 38 wherein said step of dry-etching is carried out using a boron-chlorine family gas as an etching gas.
45. The method of Claim 44 wherein said boron-chlorine family gas is BCl3.
46. The method of Claim 38 wherein said supporting structure is a semiconductor device and said film is an interconnection pattern of said semiconductor device.
47. The method of Claim 46 wherein said electrically conductive material includes a metal.
48. The method of Claim 47 wherein said metal is Al.
49. The method of Claim 48 wherein said electrically conductive material also includes Si.
50. A method for manufacturing a multilayer interconnection comprising the steps of: forming a first film of a first selected material on a structure; introducing ions of a second selected material into said first film; heat-treating said first film with ions introduced; dry-etching said heat-treated first film thereby forming into a desired pattern; forming an interlayer insulating film on said first film; and forming a second film of a third selected material on said interlayer insulating film.
51. The method of Claim 50 wherein said step of introducing ions is carried out by ion implantation.
52. The method of Claim 51 wherein said ion implantation is carried out at a predetermined dose level in a range of approximately 1015 ions/cm2 or more.
53. The method of Claim 52 wherein said first and third selected materials include Al and said second second selected material is selected from the group consisting of As, P, B, Ar and BF2.
54. The method of Claim 53 wherein said first and third selected materials also include Si.
55. The method of Claim 50 further comprising the step of providing through-holes at desired locations of said interlayer insulating film.
56. The method of Claim 50 wherein said support is a semiconductor device.
57. The method of Claim 56 wherein said support is a substrate of said semiconductor device.
58. The method of Claim 57 wherein said substrate is comprised of silicon; and said method further comprises the step of forming an underlying electrically insulating film on said silicon substrate prior to the step of forming a first film.
59. A method of forming a thin-film substantially as herein described with reference to the accompanying drawings.
GB8520956A 1984-08-25 1985-08-21 Manufacture of interconnection patterns Expired GB2165692B (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP17583084A JPS6154644A (en) 1984-08-25 1984-08-25 Thin film and manufacture thereof
JP21125584A JPS6190444A (en) 1984-10-11 1984-10-11 Manufacture of thin film
JP25846784A JPS61137342A (en) 1984-12-08 1984-12-08 Manufacture of thin film

Publications (3)

Publication Number Publication Date
GB8520956D0 GB8520956D0 (en) 1985-09-25
GB2165692A true GB2165692A (en) 1986-04-16
GB2165692B GB2165692B (en) 1989-05-04

Family

ID=27324168

Family Applications (2)

Application Number Title Priority Date Filing Date
GB8520956A Expired GB2165692B (en) 1984-08-25 1985-08-21 Manufacture of interconnection patterns
GB8602637A Expired GB2171251B (en) 1984-08-25 1986-02-14 Semiconductor devices

Family Applications After (1)

Application Number Title Priority Date Filing Date
GB8602637A Expired GB2171251B (en) 1984-08-25 1986-02-14 Semiconductor devices

Country Status (3)

Country Link
DE (1) DE3530419A1 (en)
FR (1) FR2569494B1 (en)
GB (2) GB2165692B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0776040A2 (en) * 1995-09-27 1997-05-28 Texas Instruments Incorporated Integrated circuit interconnect and method
US6391754B1 (en) 1996-09-27 2002-05-21 Texas Instruments Incorporated Method of making an integrated circuit interconnect

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5330629A (en) * 1992-12-15 1994-07-19 At&T Bell Laboratories Method for depositing aluminum layers on insulating oxide substrates

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1333106A (en) * 1969-12-30 1973-10-10 Ibm Semiconductor devices
GB1466679A (en) * 1973-06-29 1977-03-09 Ibm Manufacture of semiconductor devices

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4012756A (en) * 1969-12-30 1977-03-15 International Business Machines Corporation Method of inhibiting hillock formation in films and film thereby and multilayer structure therewith
US3903324A (en) * 1969-12-30 1975-09-02 Ibm Method of changing the physical properties of a metallic film by ion beam formation
DE2554638A1 (en) * 1975-12-04 1977-06-16 Siemens Ag PROCESS FOR GENERATING DEFINED BOOT ANGLES FOR AN ETCHED EDGE
DD136670A1 (en) * 1976-02-04 1979-07-18 Rudolf Sacher METHOD AND DEVICE FOR PRODUCING SEMICONDUCTOR STRUCTURES
US4111775A (en) * 1977-07-08 1978-09-05 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Multilevel metallization method for fabricating a metal oxide semiconductor device
US4267011A (en) * 1978-09-29 1981-05-12 Tokyo Shibaura Denki Kabushiki Kaisha Method for manufacturing a semiconductor device
DE3003285A1 (en) * 1980-01-30 1981-08-06 Siemens AG, 1000 Berlin und 8000 München METHOD FOR PRODUCING LOW-RESISTANT, SINGLE-CRYSTAL METAL OR ALLOY LAYERS ON SUBSTRATES
DE3217026A1 (en) * 1981-05-06 1982-12-30 Mitsubishi Denki K.K., Tokyo Semiconductor device
US4450041A (en) * 1982-06-21 1984-05-22 The United States Of America As Represented By The Secretary Of The Navy Chemical etching of transformed structures
US4502207A (en) * 1982-12-21 1985-03-05 Toshiba Shibaura Denki Kabushiki Kaisha Wiring material for semiconductor device and method for forming wiring pattern therewith
US4489482A (en) * 1983-06-06 1984-12-25 Fairchild Camera & Instrument Corp. Impregnation of aluminum interconnects with copper

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1333106A (en) * 1969-12-30 1973-10-10 Ibm Semiconductor devices
GB1466679A (en) * 1973-06-29 1977-03-09 Ibm Manufacture of semiconductor devices

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
JP A 57-183053 *

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0776040A2 (en) * 1995-09-27 1997-05-28 Texas Instruments Incorporated Integrated circuit interconnect and method
EP0776040A3 (en) * 1995-09-27 1999-11-03 Texas Instruments Incorporated Integrated circuit interconnect and method
US6391754B1 (en) 1996-09-27 2002-05-21 Texas Instruments Incorporated Method of making an integrated circuit interconnect

Also Published As

Publication number Publication date
DE3530419A1 (en) 1986-03-06
GB2171251B (en) 1989-05-10
FR2569494A1 (en) 1986-02-28
GB8520956D0 (en) 1985-09-25
FR2569494B1 (en) 1988-08-12
GB8602637D0 (en) 1986-03-12
GB2165692B (en) 1989-05-04
GB2171251A (en) 1986-08-20

Similar Documents

Publication Publication Date Title
US4479831A (en) Method of making low resistance polysilicon gate transistors and low resistance interconnections therefor via gas deposited in-situ doped amorphous layer and heat-treatment
EP0159935B1 (en) Method for inhibiting dopant out-diffusion
CA1100648A (en) Method for providing a metal silicide layer on a substrate
EP0126424B1 (en) Process for making polycide structures
EP0499433B1 (en) Semiconductor device with improved reliability wiring and method of its fabrication
EP0005741B1 (en) A process for providing ion-implanted regions in a semiconductive substrate
KR100365173B1 (en) Method for forming silicon carbide chrome thin-film resistor
US5296719A (en) Quantum device and fabrication method thereof
EP0113522B1 (en) The manufacture of semiconductor devices
US5413943A (en) Semiconductor device and method of manufacturing the same
JP2998330B2 (en) SIMOX substrate and method of manufacturing the same
US4890151A (en) Thin-film and its forming method
JPH0629468A (en) Manufacture of thin-film resistance
GB2165692A (en) Thin films
EP0095654B1 (en) Method of manufacturing semiconductor device, including a step of patterning a conductor layer
US4536223A (en) Method of lowering contact resistance of implanted contact regions
US4701241A (en) Method of making a resistor
US6040236A (en) Method for manufacturing silicon thin film conductive element
JP3505848B2 (en) Semiconductor device and manufacturing method thereof
KR100264029B1 (en) Method of fabricating semiconductor device having titanium silicide film
US5686323A (en) Method of manufacturing a semiconductor device having an out diffusion preventing film
JPS6190444A (en) Manufacture of thin film
KR100191710B1 (en) Metal wiring method of semiconductor device
JPS6258544B2 (en)
JPS61135156A (en) Semiconductor device and manufacture thereof

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee

Effective date: 20020821