GB1150304A - Multiply Clocked Distributor Circuit. - Google Patents
Multiply Clocked Distributor Circuit.Info
- Publication number
- GB1150304A GB1150304A GB36069/66A GB3606966A GB1150304A GB 1150304 A GB1150304 A GB 1150304A GB 36069/66 A GB36069/66 A GB 36069/66A GB 3606966 A GB3606966 A GB 3606966A GB 1150304 A GB1150304 A GB 1150304A
- Authority
- GB
- United Kingdom
- Prior art keywords
- decoder
- aug
- distributor circuit
- turn
- clock pulses
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/082—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using bipolar transistors
- H03K19/084—Diode-transistor logic
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/15—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
- H03K5/15013—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs
- H03K5/1506—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with parallel driven output stages; with synchronously driven series connected output stages
- H03K5/15093—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with parallel driven output stages; with synchronously driven series connected output stages using devices arranged in a shift register
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- Mathematical Physics (AREA)
- Computing Systems (AREA)
- Nonlinear Science (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Electronic Switches (AREA)
- Manipulation Of Pulses (AREA)
- Dot-Matrix Printers And Others (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US47892965A | 1965-08-11 | 1965-08-11 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| GB1150304A true GB1150304A (en) | 1969-04-30 |
Family
ID=23901964
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB36069/66A Expired GB1150304A (en) | 1965-08-11 | 1966-08-11 | Multiply Clocked Distributor Circuit. |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US3422359A (enExample) |
| JP (1) | JPS4419352B1 (enExample) |
| DE (1) | DE1296180B (enExample) |
| FR (1) | FR1485061A (enExample) |
| GB (1) | GB1150304A (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| GB2242086A (en) * | 1990-02-16 | 1991-09-18 | Hitachi Europ Ltd | Logic circuit device |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3969632A (en) * | 1971-07-06 | 1976-07-13 | Thomson-Csf | Logic circuits-employing junction-type field-effect transistors |
| US3921079A (en) * | 1974-05-13 | 1975-11-18 | Gte Automatic Electric Lab Inc | Multi-phase clock distribution system |
| US4119916A (en) * | 1977-05-19 | 1978-10-10 | The United States Of America As Represented By The Secretary Of The Navy | Programmable charge coupled device timing system |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3048716A (en) * | 1960-08-31 | 1962-08-07 | Bell Telephone Labor Inc | Logic system including high fan-out stage having variable clamping means |
-
1965
- 1965-08-11 US US478929A patent/US3422359A/en not_active Expired - Lifetime
-
1966
- 1966-06-14 JP JP3816966A patent/JPS4419352B1/ja active Pending
- 1966-06-21 FR FR47452A patent/FR1485061A/fr not_active Expired
- 1966-08-05 DE DEA53181A patent/DE1296180B/de active Pending
- 1966-08-11 GB GB36069/66A patent/GB1150304A/en not_active Expired
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| GB2242086A (en) * | 1990-02-16 | 1991-09-18 | Hitachi Europ Ltd | Logic circuit device |
| GB2242086B (en) * | 1990-02-16 | 1994-03-02 | Hitachi Europ Ltd | Logic circuit device |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS4419352B1 (enExample) | 1969-08-21 |
| DE1296180B (de) | 1969-05-29 |
| FR1485061A (fr) | 1967-06-16 |
| US3422359A (en) | 1969-01-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS531100B2 (enExample) | ||
| GB1480143A (en) | Vehicle data recorder employing data compression | |
| GB1010587A (en) | Improvements in or relating to shift registers | |
| GB1150304A (en) | Multiply Clocked Distributor Circuit. | |
| US3150324A (en) | Interleaved delay line with recirculating loops for permitting continuous storage and desired delay time | |
| GB1122342A (en) | Data signalling system | |
| GB1073620A (en) | Binary data signal generating apparatus | |
| ES394439A1 (es) | Sistema comparador de fase. | |
| GB1294281A (en) | Improvements in or relating to digital encoding systems | |
| GB1117361A (en) | Improvements relating to information storage devices | |
| GB985002A (en) | Recording system | |
| GB1301566A (enExample) | ||
| GB1236672A (en) | Machine tool control system | |
| GB1361626A (en) | Method and circuit for producing a signal representing a sequence of binary bits | |
| GB1350233A (en) | Digital encoding systems | |
| ES444381A1 (es) | Un circuito almacenador de canal de datos digitales para transmision y recepcion. | |
| GB1017600A (en) | Improvements in or relating to information storage devices | |
| GB1145192A (en) | Magnetic telegraph recorder and transmitter | |
| GB1205880A (en) | Information transfer and generating apparatus | |
| GB1193642A (en) | Improvements in or relating to Matrix Storage Arrangements. | |
| GB1127561A (en) | Magnetic domain wall devices | |
| SU514411A1 (ru) | Устройство дл управлени шаговым двигателем | |
| GB962095A (en) | Improvements in or relating to electronic data-manipulating apparatus | |
| SU886057A1 (ru) | Частотно-импульсное запоминающее устройство | |
| GB1134474A (en) | Magnetic core memory |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PS | Patent sealed [section 19, patents act 1949] | ||
| PLNP | Patent lapsed through nonpayment of renewal fees |