ES2188164T3 - Dispositivo para tratamiento de datos. - Google Patents

Dispositivo para tratamiento de datos.

Info

Publication number
ES2188164T3
ES2188164T3 ES99920809T ES99920809T ES2188164T3 ES 2188164 T3 ES2188164 T3 ES 2188164T3 ES 99920809 T ES99920809 T ES 99920809T ES 99920809 T ES99920809 T ES 99920809T ES 2188164 T3 ES2188164 T3 ES 2188164T3
Authority
ES
Spain
Prior art keywords
fed
cff
input
coefficient
adeq
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
ES99920809T
Other languages
English (en)
Inventor
Jinan Lin
Maximilian Erbar
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Deutsche Thomson Brandt GmbH
Original Assignee
Deutsche Thomson Brandt GmbH
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Deutsche Thomson Brandt GmbH filed Critical Deutsche Thomson Brandt GmbH
Application granted granted Critical
Publication of ES2188164T3 publication Critical patent/ES2188164T3/es
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L25/03012Arrangements for removing intersymbol interference operating in the time domain
    • H04L25/03019Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception
    • H04L25/03038Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception with a non-recursive structure
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/06Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection
    • H04L25/061Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection providing hard decisions only; arrangements for tracking or suppressing unwanted low frequency components, e.g. removal of dc offset
    • H04L25/062Setting decision thresholds using feedforward techniques only
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0331Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop with a digital phase-locked loop [PLL] processing binary samples, e.g. add/subtract logic for correction of receiver clock
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/025Systems for the transmission of digital non-picture data, e.g. of text during the active part of a television frame
    • H04N7/035Circuits for the digital non-picture data signal, e.g. for slicing of the data signal, for regeneration of the data-clock signal, for error detection or correction of the data signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H21/00Adaptive networks
    • H03H21/0012Digital adaptive filters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/099Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
    • H03L7/0991Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator being a digital oscillator, e.g. composed of a fixed oscillator followed by a variable frequency divider
    • H03L7/0994Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator being a digital oscillator, e.g. composed of a fixed oscillator followed by a variable frequency divider comprising an accumulator
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/0335Arrangements for removing intersymbol interference characterised by the type of transmission
    • H04L2025/03375Passband transmission
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03433Arrangements for removing intersymbol interference characterised by equaliser structure
    • H04L2025/03439Fixed structures
    • H04L2025/03445Time domain
    • H04L2025/03471Tapped delay lines
    • H04L2025/03477Tapped delay lines not time-recursive
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03592Adaptation methods
    • H04L2025/03598Algorithms
    • H04L2025/03611Iterative algorithms
    • H04L2025/03617Time recursive algorithms
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03592Adaptation methods
    • H04L2025/03598Algorithms
    • H04L2025/03611Iterative algorithms
    • H04L2025/03656Initialisation
    • H04L2025/03662Initialisation to a fixed value
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • H04L7/041Speed or phase control by synchronisation signals using special codes as synchronising signal
    • H04L7/046Speed or phase control by synchronisation signals using special codes as synchronising signal using a dotting sequence

Landscapes

  • Engineering & Computer Science (AREA)
  • Signal Processing (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Power Engineering (AREA)
  • Multimedia (AREA)
  • Picture Signal Circuits (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
  • Television Systems (AREA)

Abstract

Disposición de circuitos para recuperación de una señal digital transmitida en una señal de TV, en la que una señal correspondiente a la señal digital transmitida es alimentada a un tomador de decisiones por umbral (LVEST) y un circuito fijador (CLAMP), en la que las señales de salida del tomador de decisiones por umbral (LVEST) y el circuito fijador (CLAMP) se alimentan a un ecualizador adaptable (ADEQ), alimentándose las señales de salida de dicho ecualizador adaptable (ADEQ) a un convertidor de tasa de datos (RSCL) y a un generador de bits (DPLL) que controla el convertidor de tasa de datos (RSCL), comprendiendo dicho ecualizador adaptable (ADEQ) unidades para adaptación de coeficiente (D-CFF), en la que cada unidad para la adaptación de coeficiente (AD-CFF) tiene una entrada (x) para una muestra de entrada y una salida (b) para un valor de coeficiente, donde dicha muestra de entrada es alimentada a la entrada de la siguiente unidad para adaptación de coeficiente (AD-CFF) a través de unaetapa de retardo, donde dicha muestra de entrada se conecta a un primer multiplicador (M1101) y donde dicha muestra de entrada retardada se conecta a un multiplicador adicional (M1102), en la que los valores de coeficiente salientes de las unidades para adaptación de coeficiente (AD-CFF) son alimentadas a la segunda entrada de los respectivos multiplicadores (M1101, M1102, M1103), y en la que medios sumadores (A1101, A1102) suman las salidas de los multiplicadores (M1101, M1102, M1103).
ES99920809T 1998-05-09 1999-04-28 Dispositivo para tratamiento de datos. Expired - Lifetime ES2188164T3 (es)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE19820909A DE19820909A1 (de) 1998-05-09 1998-05-09 Datenaufbereitungseinrichtung

Publications (1)

Publication Number Publication Date
ES2188164T3 true ES2188164T3 (es) 2003-06-16

Family

ID=7867302

Family Applications (1)

Application Number Title Priority Date Filing Date
ES99920809T Expired - Lifetime ES2188164T3 (es) 1998-05-09 1999-04-28 Dispositivo para tratamiento de datos.

Country Status (8)

Country Link
US (1) US6710811B1 (es)
EP (1) EP1078520B1 (es)
JP (1) JP2002515702A (es)
CN (1) CN1127261C (es)
AU (1) AU3824799A (es)
DE (2) DE19820909A1 (es)
ES (1) ES2188164T3 (es)
WO (1) WO1999059336A1 (es)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
BR0012656A (pt) * 1999-07-22 2002-04-09 Gen Instrument Corp Sistema para receber pelo menos um pacote de dados dentro de um sinal de vìdeo catv através de uma rede catv
US6789124B1 (en) 1999-07-22 2004-09-07 General Instrument Corporation Multi-standard enhanced inband data receiver
US7023922B1 (en) * 2000-06-21 2006-04-04 Microsoft Corporation Video coding system and method using 3-D discrete wavelet transform and entropy coding with motion information
US20090251610A1 (en) * 2008-04-08 2009-10-08 Hsin-Chung Wang Vertical blanking interval slicer and related method
US8798122B2 (en) * 2008-12-09 2014-08-05 Telefonaktiebolaget L M Ericsson (Publ) Symbol-timing recovery techniques for multi-branch receivers
US9704111B1 (en) 2011-09-27 2017-07-11 3Play Media, Inc. Electronic transcription job market
US8918311B1 (en) * 2012-03-21 2014-12-23 3Play Media, Inc. Intelligent caption systems and methods
US9456170B1 (en) 2013-10-08 2016-09-27 3Play Media, Inc. Automated caption positioning systems and methods
GB2537856A (en) * 2015-04-28 2016-11-02 Nordic Semiconductor Asa Communication between intergrated circuits
US11735186B2 (en) 2021-09-07 2023-08-22 3Play Media, Inc. Hybrid live captioning systems and methods

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL186990C (nl) * 1979-03-16 1991-04-16 Philips Nv Zelfinstellend filter met een vertragingsschakeling.
FR2462073A1 (fr) 1979-07-17 1981-02-06 Thomson Csf Procede et dispositif pour l'extraction de donnees numeriques en presence de bruit et de distorsions
US4333109A (en) * 1980-01-24 1982-06-01 Zenith Radio Corporation Intelligent teletext decoder
US4449145A (en) * 1980-01-24 1984-05-15 Zenith Radio Corporation Intelligent teletext decoder
GB2094104A (en) * 1980-12-06 1982-09-08 Communications Patents Ltd Measuring the eye height of a data-waveform
FR2496363A1 (fr) * 1980-12-12 1982-06-18 Cit Alcatel Procede et dispositif de detection de la sequence d'apprentissage d'un egaliseur auto-adaptatif
JPS598485A (ja) * 1982-07-05 1984-01-17 Matsushita Electric Ind Co Ltd 文字多重放送受信機
US4745476A (en) * 1984-02-15 1988-05-17 Matsushita Electric Industrial Co., Ltd. Television sound signal processing apparatus
FR2652697A1 (fr) * 1989-10-03 1991-04-05 Sgs Thomson Microelectronics Extracteur de donnees numeriques dans un signal video.
DE69226130T2 (de) * 1991-04-23 1999-02-11 Philips Electronics N.V., Eindhoven Halbrekursiver adaptiver Entzerrer
US5404172A (en) * 1992-03-02 1995-04-04 Eeg Enterprises, Inc. Video signal data and composite synchronization extraction circuit for on-screen display
US5371545A (en) * 1992-03-11 1994-12-06 Thomson Consumer Electronics, Inc. Auxiliary video data slicer with adjustable window for detecting the run in clock
DE69226943T2 (de) * 1992-06-01 1999-02-11 Thomson Multimedia, Boulogne, Cedex Zusatzvideodatentrenner
US5666167A (en) * 1992-09-15 1997-09-09 Thomson Consumer Electronics, Inc. Bias control apparatus for a data slicer in an auxiliary video information decoder
US5371548A (en) * 1993-07-09 1994-12-06 Cable Television Laboratories, Inc. System for transmission of digital data using orthogonal frequency division multiplexing
KR0164563B1 (ko) * 1993-07-23 1999-03-20 김광호 데이타 분리 회로
US5657088A (en) * 1995-12-22 1997-08-12 Cirrus Logic, Inc. System and method for extracting caption teletext information from a video signal
US5841810A (en) * 1997-01-30 1998-11-24 National Semiconductor Corporation Multiple stage adaptive equalizer
IL120145A (en) * 1997-02-04 1999-10-28 Oren Semiconductor Ltd Sync signal separator apparatus
JP2000197016A (ja) * 1998-12-24 2000-07-14 Toshiba Ave Co Ltd データ抽出回路

Also Published As

Publication number Publication date
US6710811B1 (en) 2004-03-23
EP1078520B1 (en) 2003-01-02
AU3824799A (en) 1999-11-29
DE19820909A1 (de) 1999-11-25
DE69904716T2 (de) 2003-10-02
EP1078520A1 (en) 2001-02-28
WO1999059336A1 (en) 1999-11-18
DE69904716D1 (de) 2003-02-06
CN1127261C (zh) 2003-11-05
CN1299557A (zh) 2001-06-13
JP2002515702A (ja) 2002-05-28

Similar Documents

Publication Publication Date Title
US9455848B1 (en) DFE-skewed CDR circuit
US9071479B2 (en) High-speed parallel decision feedback equalizer
ES2188164T3 (es) Dispositivo para tratamiento de datos.
JP3357956B2 (ja) 判定帰還形等化器
US20150195108A1 (en) Receiver with pipelined tap coefficients and shift control
US9660846B2 (en) High-speed serial data signal receiver circuitry
US20070147559A1 (en) Operating frequency reduction for transversal fir filter
US20150256363A1 (en) Integrated PAM4/NRZ N-Way Parallel Digital Unrolled Decision Feedback Equalizer (DFE)
US20140269888A1 (en) Adaptive continuous time linear equalizer
US10439615B2 (en) Dynamic clock-data phase alignment in a source synchronous interface circuit
US10728059B1 (en) Parallel mixed-signal equalization for high-speed serial link
EP1355462A3 (en) Pipelined parallel processing of feedback loops in a decision feedback equaliser
CA2260282A1 (en) A method for predistortion of a signal transmitted between two units of a telecommunications network and a unit for carrying out the method
TW202105973A (zh) 具有分散式算術架構的按需前饋等化器和方法
US20150256360A1 (en) Adaptive pade filter and transceiver
CN110858824A (zh) 用于时钟恢复的基于预补偿器的量化
JP3051223B2 (ja) セル送信回路
Shafik et al. 3.6 A 10Gb/s hybrid ADC-based receiver with embedded 3-tap analog FFE and dynamically-enabled digital equalization in 65nm CMOS
US8737490B1 (en) Analog-to-digital converter based decision feedback equalization
ATE480938T1 (de) Entscheidungsrückgekoppelter entzerrer
TW200711396A (en) Pilot-directed and pilot/data-directed equalizers
US20050254569A1 (en) System and method for generating equalization coefficients
CN111294297B (zh) 温度计编码的展开的dfe选择元件
US9426004B1 (en) Method for reducing jitter in receivers
Parhi Pipelining of parallel multiplexer loops and decision feedback equalizers