ES2164226T3 - Procedimiento para producir soportes distanciadores metalicos en una placa de circuito impreso. - Google Patents
Procedimiento para producir soportes distanciadores metalicos en una placa de circuito impreso.Info
- Publication number
- ES2164226T3 ES2164226T3 ES96402845T ES96402845T ES2164226T3 ES 2164226 T3 ES2164226 T3 ES 2164226T3 ES 96402845 T ES96402845 T ES 96402845T ES 96402845 T ES96402845 T ES 96402845T ES 2164226 T3 ES2164226 T3 ES 2164226T3
- Authority
- ES
- Spain
- Prior art keywords
- printed circuit
- distancing
- supports
- procedure
- circuit plate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 title abstract 5
- 239000002184 metal Substances 0.000 title abstract 2
- 229910052751 metal Inorganic materials 0.000 title abstract 2
- 238000007747 plating Methods 0.000 abstract 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 abstract 1
- 229910052802 copper Inorganic materials 0.000 abstract 1
- 239000010949 copper Substances 0.000 abstract 1
- 238000009713 electroplating Methods 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4007—Surface contacts, e.g. bumps
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/24—Reinforcing the conductive pattern
- H05K3/243—Reinforcing the conductive pattern characterised by selective plating, e.g. for finish plating of pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
- H05K1/112—Pads for surface mounting, e.g. lay-out directly combined with via connections
- H05K1/114—Pad being close to via, but not surrounding the via
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0335—Layered conductors or foils
- H05K2201/0347—Overplating, e.g. for reinforcing conductors or bumps; Plating over filled vias
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0364—Conductor shape
- H05K2201/0367—Metallic bump or raised conductor not used as solder bump
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0361—Stripping a part of an upper metal layer to expose a lower metal layer, e.g. by etching or using a laser
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/07—Treatments involving liquids, e.g. plating, rinsing
- H05K2203/0703—Plating
- H05K2203/072—Electroless plating, e.g. finish plating or initial plating
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0094—Filling or covering plated through-holes or blind plated vias, e.g. for masking or for mechanical reinforcement
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/02—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
- H05K3/06—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
- H05K3/061—Etching masks
- H05K3/062—Etching masks consisting of metals or alloys or metallic inorganic compounds
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/108—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by semi-additive methods; masks therefor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/28—Applying non-metallic protective coatings
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/425—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
- H05K3/427—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in metal-clad substrates
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Manufacturing Of Printed Wiring (AREA)
- Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Manufacturing Of Printed Circuit Boards (AREA)
- Electroplating Methods And Accessories (AREA)
- Insulated Metal Substrates For Printed Circuits (AREA)
- Parts Printed On Printed Circuit Boards (AREA)
Abstract
SE DESCRIBE UN PROCESO PARA CREAR RESALTES DE CONTACTO METALICOS EN UNA PLACA DE CIRCUITO IMPRESO (PCB). EL PROCESO PERMITE OBTENER RESALTES DE CONTACTO CONSTITUIDOS POR TRES CAPAS SUCESIVAS DE METAL (CU1, CU2 Y CU3 O NI) DE LAS CUALES AL MENOS LAS DOS PRIMERAS SON DE COBRE. LA ALTURA DEL RESALTE DE CONTACTO ASI CREADO ES SUFICIENTE PARA UTILIZARLO EN LA TECNOLOGIA FLIP CHIP PARA MONTAR CHIPS SOBRE UNA PLACA DE CIRCUITO IMPRESO. EL PRESENTE PROCESO SE REALIZA DE ACUERDO CON LAS TECNICAS DE GALVANOPLASTIA O DE CHAPADO ELECTROQUIMICO.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP96402845A EP0849983B1 (en) | 1996-12-20 | 1996-12-20 | Process to create metallic stand-offs on a circuit board |
Publications (1)
Publication Number | Publication Date |
---|---|
ES2164226T3 true ES2164226T3 (es) | 2002-02-16 |
Family
ID=8225361
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
ES96402845T Expired - Lifetime ES2164226T3 (es) | 1996-12-20 | 1996-12-20 | Procedimiento para producir soportes distanciadores metalicos en una placa de circuito impreso. |
Country Status (9)
Country | Link |
---|---|
US (1) | US6036836A (es) |
EP (1) | EP0849983B1 (es) |
JP (1) | JP3618997B2 (es) |
KR (1) | KR19980064450A (es) |
CN (1) | CN1199532C (es) |
AT (1) | ATE207689T1 (es) |
CA (1) | CA2222857C (es) |
DE (1) | DE69620273T2 (es) |
ES (1) | ES2164226T3 (es) |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7244677B2 (en) * | 1998-02-04 | 2007-07-17 | Semitool. Inc. | Method for filling recessed micro-structures with metallization in the production of a microelectronic device |
US6632292B1 (en) * | 1998-03-13 | 2003-10-14 | Semitool, Inc. | Selective treatment of microelectronic workpiece surfaces |
US6565729B2 (en) * | 1998-03-20 | 2003-05-20 | Semitool, Inc. | Method for electrochemically depositing metal on a semiconductor workpiece |
US6197181B1 (en) * | 1998-03-20 | 2001-03-06 | Semitool, Inc. | Apparatus and method for electrolytically depositing a metal on a microelectronic workpiece |
TW593731B (en) * | 1998-03-20 | 2004-06-21 | Semitool Inc | Apparatus for applying a metal structure to a workpiece |
JP3952129B2 (ja) | 1999-02-18 | 2007-08-01 | セイコーエプソン株式会社 | 半導体装置、実装基板及びその製造方法、回路基板並びに電子機器 |
US6582581B1 (en) * | 2000-05-12 | 2003-06-24 | Shipley Company, L.L.C. | Sequential build circuit board plating process |
KR20030075824A (ko) * | 2002-03-21 | 2003-09-26 | 주식회사 심텍 | 테일리스 패턴을 갖는 반도체 패키지용 인쇄회로기판의제조방법 |
KR20030075825A (ko) * | 2002-03-21 | 2003-09-26 | 주식회사 심텍 | 테일리스 패턴을 갖는 반도체 패키지용 인쇄회로기판의제조방법 |
US7025866B2 (en) * | 2002-08-21 | 2006-04-11 | Micron Technology, Inc. | Microelectronic workpiece for electrochemical deposition processing and methods of manufacturing and using such microelectronic workpieces |
KR100499003B1 (ko) * | 2002-12-12 | 2005-07-01 | 삼성전기주식회사 | 도금 인입선을 사용하지 않는 패키지 기판 및 그 제조 방법 |
EP1435765A1 (en) * | 2003-01-03 | 2004-07-07 | Ultratera Corporation | Method of forming connections on a conductor pattern of a printed circuit board |
US20050092611A1 (en) * | 2003-11-03 | 2005-05-05 | Semitool, Inc. | Bath and method for high rate copper deposition |
US7578945B2 (en) * | 2004-09-27 | 2009-08-25 | Lam Research Corporation | Method and apparatus for tuning a set of plasma processing steps |
US7138067B2 (en) * | 2004-09-27 | 2006-11-21 | Lam Research Corporation | Methods and apparatus for tuning a set of plasma processing steps |
EP1784063A1 (en) * | 2005-11-08 | 2007-05-09 | Alcatel Lucent | Circuit board with microelectronic elements assembled thereon and method for producing such circuit board |
TWI315658B (en) * | 2007-03-02 | 2009-10-01 | Phoenix Prec Technology Corp | Warp-proof circuit board structure |
US20080264774A1 (en) * | 2007-04-25 | 2008-10-30 | Semitool, Inc. | Method for electrochemically depositing metal onto a microelectronic workpiece |
US9017540B2 (en) * | 2010-06-17 | 2015-04-28 | Viasystems Technologies Corp. L.L.C. | Systems and methods for reducing overhang on electroplated surfaces of printed circuit boards |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4016050A (en) * | 1975-05-12 | 1977-04-05 | Bell Telephone Laboratories, Incorporated | Conduction system for thin film and hybrid integrated circuits |
EP0354671A1 (en) * | 1988-07-19 | 1990-02-14 | The Regents Of The University Of California | Stand-off transmission lines and methods for making same |
US5017509A (en) * | 1988-07-19 | 1991-05-21 | Regents Of The University Of California | Stand-off transmission lines and method for making same |
US4946563A (en) * | 1988-12-12 | 1990-08-07 | General Electric Company | Process for manufacturing a selective plated board for surface mount components |
JPH02310941A (ja) * | 1989-05-26 | 1990-12-26 | Mitsui Mining & Smelting Co Ltd | バンプを有するプリント回路基板およびバンプの形成方法 |
US5611140A (en) * | 1989-12-18 | 1997-03-18 | Epoxy Technology, Inc. | Method of forming electrically conductive polymer interconnects on electrical substrates |
US5283948A (en) * | 1991-05-31 | 1994-02-08 | Cray Research, Inc. | Method of manufacturing interconnect bumps |
US5261593A (en) * | 1992-08-19 | 1993-11-16 | Sheldahl, Inc. | Direct application of unpackaged integrated circuit to flexible printed circuit |
EP0714553B1 (en) * | 1993-08-17 | 1999-11-03 | PFC Corporation | Method of forming electrically conductive polymer interconnects on electrical substrates |
JPH07193166A (ja) * | 1993-11-19 | 1995-07-28 | Citizen Watch Co Ltd | 半田バンプ付き半導体装置及びその製造方法 |
JPH07273439A (ja) * | 1994-03-31 | 1995-10-20 | Du Pont Kk | 半田バンプ形成方法 |
US5525204A (en) * | 1994-09-29 | 1996-06-11 | Motorola, Inc. | Method for fabricating a printed circuit for DCA semiconductor chips |
-
1996
- 1996-12-20 DE DE69620273T patent/DE69620273T2/de not_active Expired - Fee Related
- 1996-12-20 AT AT96402845T patent/ATE207689T1/de active
- 1996-12-20 EP EP96402845A patent/EP0849983B1/en not_active Expired - Lifetime
- 1996-12-20 ES ES96402845T patent/ES2164226T3/es not_active Expired - Lifetime
-
1997
- 1997-12-19 JP JP37007997A patent/JP3618997B2/ja not_active Expired - Lifetime
- 1997-12-19 CN CNB971297509A patent/CN1199532C/zh not_active Expired - Lifetime
- 1997-12-19 US US08/994,805 patent/US6036836A/en not_active Expired - Lifetime
- 1997-12-19 CA CA002222857A patent/CA2222857C/en not_active Expired - Fee Related
- 1997-12-20 KR KR1019970071343A patent/KR19980064450A/ko not_active Application Discontinuation
Also Published As
Publication number | Publication date |
---|---|
JP3618997B2 (ja) | 2005-02-09 |
DE69620273D1 (de) | 2002-05-02 |
KR19980064450A (ko) | 1998-10-07 |
JPH10224014A (ja) | 1998-08-21 |
CN1195262A (zh) | 1998-10-07 |
US6036836A (en) | 2000-03-14 |
CA2222857C (en) | 2004-07-20 |
CN1199532C (zh) | 2005-04-27 |
ATE207689T1 (de) | 2001-11-15 |
CA2222857A1 (en) | 1998-06-20 |
EP0849983A1 (en) | 1998-06-24 |
EP0849983B1 (en) | 2001-10-24 |
DE69620273T2 (de) | 2002-07-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ES2164226T3 (es) | Procedimiento para producir soportes distanciadores metalicos en una placa de circuito impreso. | |
DE69312049D1 (de) | Kupferkaschiertes Laminat und Leiterplatte | |
FR2674078B1 (fr) | Emetteur-recepteur hyperfrequence utilisant la technique des circuits imprimes multicouches. | |
KR960009816A (ko) | 인쇄 회로 기판상에 미세 피치 땜납 피착 방법 및 그 제품 | |
BR9006918A (pt) | Processo para formar,eletroliticamente,uma lamina de cobre para aplicacoes em quadro de circuito impresso,banho eletrolitico para depositar,eletroliticamente,lamina de cobre para aplicacao em quadro de circuito impresso e lamina de cobre | |
MY125599A (en) | Printed circuit boards and method of producing the same | |
EP1513379A3 (en) | Compact radio equipment and method of mounting the same | |
DK0755619T3 (da) | Arrangement til afskærmning og/eller afkøling af elektroniske komponenter monteret på et kredsløbskort | |
AU7036200A (en) | A printed circuit board assembly | |
EA200100329A1 (ru) | Некруговые соединительные отверстия для печатных плат | |
MY116494A (en) | Copper foils and high-density multilayer printed circuit board using the copper foils for inner-layer circuit | |
EP0344793A3 (en) | Device for mounting and/or soldering or gluing electronic components, particularly smd-components on printed circuit boards | |
EP1986244A3 (en) | Mounting structure | |
KR910015207A (ko) | 인쇄 회로판의 표면상에 실장할 수 있는 전자 부품의 구조물 및 이의 실장 방법 | |
ES2128450T3 (es) | Subconjunto electrico. | |
DE59511037D1 (de) | Mehrlagenleiterplatten und Multichipmodul-Substrate | |
DK490186A (da) | Fremgangsmaade til fremstilling af prepregs og metalkacheret grundmateriale for trykte kredsloebskort og indretning til udoevelse af fremgangsmaaden | |
GB2324753B (en) | Printed circuit and printed wiring boards and methods of manufacture | |
DE59300799D1 (de) | Leiterkarte für eine Leistungshalbleiter aufweisende Leistungselektronikschaltung. | |
DE50107097D1 (de) | Folienleiterplatte sowie deren Herstellungs- und Montageverfahren | |
IT8521248A0 (it) | Procedimento ed apparecchiatura per effettuare la saldatura di componenti elettronici a piastre di circuiti stampati. | |
ES2090322T3 (es) | Metodo para fabricar una tarjeta de circuito impreso. | |
KR970073270A (ko) | 다층 인쇄 배선판을 유지하기 위한 블로킹 장치(Blocking System for Holding Multilayer Printed Circuit Boards in Place During Polymerisaion of the Intermediate Insulating Sheets) | |
KR970048496U (ko) | 인쇄회로기판 납땜장치 | |
O'Hara | Method of Producing Printed Circuits |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FG2A | Definitive protection |
Ref document number: 849983 Country of ref document: ES |