EP2719263A1 - Carte de circuits imprimés et appareil de commande pour une boîte de vitesses d'un véhicule comprenant la carte de circuits imprimés - Google Patents
Carte de circuits imprimés et appareil de commande pour une boîte de vitesses d'un véhicule comprenant la carte de circuits imprimésInfo
- Publication number
- EP2719263A1 EP2719263A1 EP12719714.3A EP12719714A EP2719263A1 EP 2719263 A1 EP2719263 A1 EP 2719263A1 EP 12719714 A EP12719714 A EP 12719714A EP 2719263 A1 EP2719263 A1 EP 2719263A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- circuit board
- supply voltage
- printed circuit
- layer
- outer layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/115—Via connections; Lands around holes or via connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0201—Thermal arrangements, e.g. for cooling, heating or preventing overheating
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0201—Thermal arrangements, e.g. for cooling, heating or preventing overheating
- H05K1/0203—Cooling of mounted components
- H05K1/0204—Cooling of mounted components using means for thermal conduction connection in the thickness direction of the substrate
- H05K1/0206—Cooling of mounted components using means for thermal conduction connection in the thickness direction of the substrate by printed thermal vias
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0201—Thermal arrangements, e.g. for cooling, heating or preventing overheating
- H05K1/0203—Cooling of mounted components
- H05K1/0207—Cooling of mounted components using internal conductor planes parallel to the surface for thermal conduction, e.g. power planes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K5/00—Casings, cabinets or drawers for electric apparatus
- H05K5/0026—Casings, cabinets or drawers for electric apparatus provided with connectors and printed circuit boards [PCB], e.g. automotive electronic control units
- H05K5/0082—Casings, cabinets or drawers for electric apparatus provided with connectors and printed circuit boards [PCB], e.g. automotive electronic control units specially adapted for transmission control units, e.g. gearbox controllers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/0929—Conductive planes
- H05K2201/09309—Core having two or more power planes; Capacitive laminate of two power planes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09654—Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
- H05K2201/09663—Divided layout, i.e. conductors divided in two or more parts
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09654—Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
- H05K2201/09781—Dummy conductors, i.e. not used for normal transport of current; Dummy electrodes of components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4602—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
- H05K3/4608—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated comprising an electrically conductive base or core
Definitions
- the present invention relates to a printed circuit board with a plurality of layers and to a control device for a transmission of a vehicle with the printed circuit board.
- a multilayer printed circuit board a so-called multilayer board, consists of several contacting layers, such. B. ground and supply layers. Furthermore, there are signal layers for unbundling the connections from the circuit diagram.
- the individual layers are insulated from each other and with epoxy-reinforced glass fiber material, eg. B. FR4 material, filled. Conductors and through-hole or Viatechnologien have the task to realize connections, even over all layers.
- FR4 one of the main materials used, is a poor conductor of heat.
- DE 10 2008 029 410 A1 discloses a device for power line.
- the device comprises a heat-generating element, a printed circuit board on which the heat-generating element is applied, and a heat sink, which is thermally coupled to dissipate heat to the element.
- the present invention provides an improved circuit board and an improved control device for a transmission of a vehicle with the circuit board, according to the main claims.
- Advantageous embodiments will become apparent from the dependent claims and the description below.
- a multilayer printed circuit board may have a plurality of microvia vias or microvias which make conductive connections between at least one outer layer and at least one nearest inner layer of the printed circuit board.
- many Mikro beromechanen can be arranged in a very small space close to each other.
- topological structures can be created by the plurality of micro vias, which have a favorable influence on the thermal behavior of the printed circuit board.
- a dissipation of heat in a printed circuit board can via conductor tracks or conductor surfaces and vias, in particular their copper sleeves, take place.
- the at least one outer layer and the at least one inner layer of the printed circuit board adjoining the outer layer are also thermally coupled to one another by the use of the plurality of microvia contacts, the overall thermal resistance of the printed circuit board is lowered. In addition to the improvement of the total thermal resistance results in a better thermal capacity or thermal dissipation. In particular, the thermal resistance between the outer two layers of the printed circuit board can be reduced. As a result of the plurality of microvia contacts, heat, for example from a circuit heated in operation on a surface of the printed circuit board, can be transported away into an interior of the printed circuit board very quickly and over a large area.
- the heat can be distributed on the one hand and, on the other hand, can be dissipated by further plated-through holes on an opposite side of the printed circuit board, which can act as a heat sink.
- the heat can be quickly and extensively led out of an interior of the printed circuit board through the plurality of microvia contacts.
- embodiments of the present invention offer the advantage of improved board cooling.
- the unit cost price can be kept low and it can, for example, a low-cost bonding technology are used.
- EMV strategies electromagnetic compatibility
- EMC electromagnetic compatibility
- the present invention provides a printed circuit board with a plurality of layers, which have at least one outer layer and at least one inner layer adjoining the outer layer, characterized by a plurality of micro vias interposed between a supply voltage region of the at least one Outer layer and a supply voltage range of at least one inner layer are formed.
- the circuit board may be a circuit board for an electrical circuit that can be or is equipped with electrical components.
- the circuit board may be part of a control unit for a vehicle transmission.
- the circuit board may have a stack of the multiple layers.
- the multiple layers may be stacked to form a basic structure of the circuit board.
- the at least one outer layer of the printed circuit board may be an outermost of the several layers of the printed circuit board.
- the circuit board may each have an outer layer on opposite sides.
- a second outer layer can be designed for attachment of the printed circuit board to a carrier element, for example a gear housing or a circuit board.
- the printed circuit board may be formed of a plurality of layers of electrically insulating material, for example of a fiber-plastic composite or fiber-reinforced plastic or plastic-reinforced glass fiber fabric, for. Example of epoxy-reinforced fiberglass material such as FR4 material.
- the circuit board serves as a support for an electrical circuit.
- Each layer of electrically insulating material may be coated with an electrically conductive layer.
- conductor tracks or conductor surfaces can be formed as conductive connections to the electrical circuit on the electrically insulating material.
- the electrically conductive layer is usually made of a thin layer of an electrically conductive material, for. As copper, printed or etched. At least one outer conductor or conductor surface may be arranged in the at least one outer layer.
- the at least one inner layer adjoins the at least one outer layer.
- the at least one inner layer may be a signal layer, unbundling layer or the like.
- the at least one inner layer may have a plurality of conductor tracks.
- the plurality of micro vias may be formed by means of a laser process, for example.
- the micro-vias may, for example, be so-called laser vias.
- the micro vias may be formed as blind holes.
- the plurality of micro vias provides a connection between the at least one outer layer and the at least one inner layer of the Printed circuit board.
- the plurality of microvia contacts establishes a connection between a supply voltage region of the at least one outer layer of the printed circuit board and a supply voltage region of the at least one inner layer of the printed circuit board.
- a supply voltage region may comprise a large-area expansion of the electrically conductive material.
- the supply voltage ranges are at the same voltage potential and are electrically conductively connected to one another by the microvia contacts.
- the supply voltage regions in which the plurality of micro vias are formed can be at ground potential.
- the supply voltage areas may be connected to corresponding supply voltage terminals of the electrical circuit.
- the plurality of micro vias may be electrically isolated from signal lines of the circuit board such that no data signal is transmitted over any of the plurality of micro vias. For the transmission of data signals further vias, even more micro vias, may be provided.
- the plurality of micro vias may be arranged in at least one group. In this case, no interconnect can be arranged between adjacent micro vias within the at least one group.
- the at least one group may be, for example, a rectangular or square matrix of micro vias or a group of any other shape. For example, one group may have between 8 and 50 micro vias, such as 9, 16, 36 or 36 micro vias.
- a single group may be arranged in a coherent electrically conductive surface of the supply voltage region of the at least one outer layer and in a contiguous electrically conductive surface of the supply voltage region of the at least one inner layer. Coherent may mean that the contiguous electrically conductive surface, apart from any punctiform electrical insulation formed by the micro vias, is not interrupted by electrically insulating regions.
- a plurality of groups of microvia contacts are formed, then at least one separating conductor path, a separating electrical insulation or else an electrically conductive connection can be arranged between the individual groups. be arranged connection line or connection surface.
- the plurality of micro vias may be formed in an orderly and controlled arrangement in the printed circuit board, whereby a number of micro vias may advantageously be increased.
- a large number of micro vias can be arranged in particular in areas of the printed circuit board, which are exposed to a high heat input.
- the supply voltage range of the at least one inner layer can be connected via one or more further plated-through holes to further layers of the printed circuit boards, so that the heat supplied via the plurality of micro-via holes can be further dissipated.
- the plurality of micro vias may be at least partially filled with a thermally conductive material.
- the thermally conductive material may be an electrically conductive material.
- the thermally conductive material may for example comprise a metal, in particular copper.
- the plurality of micro vias may be lined with the thermally conductive material, the thermally conductive material covering layers of the plurality of micro vias. Alternatively or additionally, the thermally conductive material may fill the plurality of micro vias, for example completely.
- the thermally conductive material or another material selected as required can be provided on a layer surface side of the printed circuit board about an opening leading to the walls of the micro via, preferably concentrically surrounding the opening of the thermally conductive material or other material as needed is to form on the bearing surface side of a so-called Viapad.
- the preferably concentrically provided arrangement of the Viapads is not interpreted as limiting. It can be chosen in a preferred manner quite as needed, other conceivable arrangement forms for the Viapad, such as triangular, rectangular or circular, which is not necessarily concentric to arrange.
- the material which surrounds the opening of the micro-via can preferably reach as far as the opening edge of the micro-via, and more preferably, for example by means of material or form-fitting, make contact with the micro-via.
- through-contact at least partially filling thermally conductive material.
- the thermally conductive material may include more than one material.
- Such a thermally conductive material in the plurality of plated-through holes offers the advantage that a thermal connection of the at least one outer layer to the at least one inner layer is improved.
- the thermally conductive material improves heat dissipation and heat capacity.
- the supply voltage regions may include those portions of the associated layers in which no conductor tracks are formed.
- the supply voltage ranges can be formed from a thermally conductive and electrically conductive material.
- a single supply voltage region may comprise a contiguous or non-contiguous surface of the thermally conductive and electrically conductive material.
- the supply voltage ranges can be formed, for example, from a metal, in particular copper.
- the supply voltage regions can occupy a maximum of an entire residual area within a layer of the printed circuit board which is not used by printed conductors, contact surfaces and the like. Such an embodiment offers the advantage that the heat-conductive supply voltage regions have a very large area in terms of area and thereby significantly improve the heat dissipation and heat capacity.
- supply voltage ranges formed as extensively as possible improve the electromagnetic compatibility.
- the supply voltage range may be a mass range.
- the inner layer may be a signal layer with a plurality of conductor tracks.
- the ground region can be a supply voltage range to ground potential.
- the signal layer may have a plurality of electrical conductor tracks.
- the signal layer can serve the unbundling of the circuit board.
- a printed circuit board according to such an embodiment offers the advantage that a good electromagnetic compatibility is achieved by the ground region and the signal layer facilitates unbundling of the printed circuit board.
- a supply voltage range can be added to the supply voltage.
- At least one supply voltage layer having a greater thickness than the supply voltage range of the at least one outer layer and / or the at least one inner layer.
- the supply voltage position can serve to supply the electrical circuit with a supply voltage.
- the supply voltage position may be a high-current conductor layer.
- the at least one inner layer can be arranged between the at least one outer layer and the at least one supply voltage layer.
- the supply voltage range of the at least one supply voltage layer may, for example, be twice to more than twenty times thicker than the supply voltage range of the at least one outer layer and / or the at least one inner layer.
- the supply voltage range of the at least one supply voltage layer may be thicker than the supply voltage range of the at least one outer layer. Additionally or alternatively, the supply voltage range of the at least one supply voltage position may be thicker than the supply voltage range of the at least one inner layer. Such an embodiment offers the advantage that in the supply voltage position through the thicker layer of electrically conductive material, an increased amount of thermally conductive material is available. Thus, the heat capacity of the supply voltage range of the at least one supply voltage layer is increased and the supply voltage range can act as a capacity buffer at high temperature loads.
- the printed circuit board may also have a first outer layer and a first inner layer, between which a first plurality of micro vias are formed, and a second outer layer and a second inner layer, between which a second plurality of micro vias are formed.
- two supply voltage layers can be arranged between the first inner layer and the second inner layer.
- the number of inner layers and the number of supply voltage layers can also be smaller or larger.
- the individual layers of the circuit board can together form a stack.
- a sequence of the layers in the stack may comprise, for example, the first outer layer, the first inner layer, the two supply voltage layers, the second inner layer and the second outer layer.
- an electrical circuit can be arranged on the first outer layer.
- the printed circuit board On the second outer layer, the printed circuit board can be attached to a carrier element. be taken.
- Such a structure of the circuit board has the advantage that the overall thermal resistance of the circuit board can be lowered. This is possible because the outer layers and inner layers are thermally coupled with each other well and the supply voltage layers can
- At least one filled with a thermally conductive material via can be provided, which is formed through all the layers of the printed circuit board.
- the via can be a so-called thermal via or thermal via.
- the at least one via can, for example, extend as a filled through hole from a first outer layer to a second outer layer through the printed circuit board. It can be formed in the printed circuit board a plurality of filled with thermally conductive material vias.
- a plurality of heat-conductive material filled vias may be formed in a portion of the circuit board in which an electrical circuit is mounted.
- the electrical circuit can cover the filled with thermally conductive material vias. Additionally or alternatively, a plurality of vias may be formed in a remaining area of the printed circuit board.
- a vias filled with thermally conductive material may be surrounded by the micro vias of the plurality of vias.
- the at least one through-hole filled with thermally conductive material can be electrically conductively connected to the supply voltage region of the printed circuit board, just like the majority of micro-via contacts.
- Such a plated-through hole offers the advantage that heat can be removed from the layers of the printed circuit board via the at least one through-hole through the entire thickness of the printed circuit board. If the printed circuit board is fastened, for example, to a carrier element, the heat can be dissipated via the at least one through-connection to the carrier element.
- the at least one plated-through hole can enable a further removal of the heat from the at least one inner layer.
- the at least one group of micro vias may have at least nine micro vias. It can be a distance adjacent micro vias within the at least one group is 0.85 mm maximum.
- the at least one group of micro vias can be a matrix of micro vias having, for example, three, four, five or six rows and / or columns of micro vias. The matrix does not have to be square or rectangular. The matrix may also have staggered rows and / or columns.
- the spacing of adjacent micro vias within the at least one group may be between 0.5 mm and 0.85 mm.
- a maximum diameter of a vial of up to 0.3 mm with a maximum diameter of the micro-via of up to 0.1 mm is preferred, with the preferred distance of up to a maximum of 0.85 mm between the located opposite outer edges of two adjacent Viapads.
- the present invention further provides a control device for a transmission of a vehicle with a printed circuit board described above.
- an above-mentioned printed circuit board can be advantageously used or used in order to avoid overheating of individual circuit elements of the control unit.
- the control unit may have a housing in which the circuit board may be at least partially accommodated.
- the control unit can play a central role in the transmission control of a vehicle.
- the control unit can also be connected to other transmission control elements.
- FIGS. 1 to 4 a printed circuit board according to embodiments of the present invention
- FIGS. 5 to 8 show different positions of a printed circuit board according to embodiments of the present invention.
- FIGS. 9 and 10 micro-vias according to embodiments of the present invention.
- FIGS 1 1 and 12 arrangements of micro vias according to embodiments of the present invention.
- Fig. 1 shows a printed circuit board 100 according to an embodiment of the present invention.
- the circuit board 100 is shown in a sectional view.
- the printed circuit board 100 is equipped with an electrical circuit in the form of a semiconductor chip 102, which is connected to the printed circuit board 100 by means of chip connections 104.
- the printed circuit board 100 has a first outer layer 110 with connecting surfaces 12, a second outer layer 120, a first inner layer 130, a second inner layer 140, a first supply voltage layer 150 and a second supply voltage layer 1 60.
- the printed circuit board 100 has microvia holes 170, plated through holes 180 and thermal plated through holes 190. According to the exemplary embodiment shown in FIG. 1, from top to bottom in FIG.
- Fig. 1 shows only a portion of the circuit board 100 in cross section through all layers.
- a number of layers 1 10, 120, 130, 140, 150, 1 60 is exemplary in this case and may deviate from the embodiment shown in FIG. 1 in practice.
- the printed circuit board 100 can be used for example in a control unit for a vehicle transmission.
- the printed circuit board 100 may be a 6-layer thick copper board with HDLV (High Density Laser Vias) matrix technology (HDLV) for high temperature applications.
- HDLV High Density Laser Vias matrix technology
- the semiconductor chip 102 represents an electrical circuit, as is known to a person skilled in the art.
- the chip terminals 104 of the semiconductor chip 102 may be pins, leads, leads or the like.
- the chip terminals 104 of the semiconductor chip 102 are connected to the pads 1 12, which are arranged on the first outer layer 1 10 of the circuit board 100.
- the semiconductor chip 102 is mechanically and electrically connected to the first outer layer 110 of the circuit board 100.
- the first outer layer 10 of the printed circuit board 100 may represent a cover layer of the printed circuit board 100. At the first outer layer 1 10 of the circuit board 100, the pads 1 12 are arranged for contacting the semiconductor chip 102. Although it is not explicitly shown in FIG. 1, in the first outer layer 10 of the printed circuit board 100 also strip conductors can be formed, which according to the embodiment shown in FIG. 1 have a small length. Areas of the first outer layer 1 10 of the printed circuit board 100, in which no pads 1 12 and traces are formed, may represent a supply voltage range.
- the supply voltage range may, for example, be at ground potential.
- the supply voltage range may be continuous or comprise individual subregions.
- the first outer layer 110 of the printed circuit board 100 may be coated or flooded with an electrically and thermally conductive material, for example with copper.
- the first outer layer 110 of the printed circuit board 100 will be further described with reference to FIG.
- the first outer layer 10 of the printed circuit board 100 is arranged or stacked adjacent to the first inner layer 130 of the printed circuit board 100.
- the first inner layer 130 of the printed circuit board 100 may represent a signal layer or alternatively or additionally a debonding layer of the printed circuit board 100.
- the first inner layer 130 of the printed circuit board 100 is arranged or stacked according to the exemplary embodiment of the present invention shown in FIG. 1 between the first outer layer 110 and the first supply voltage layer 150.
- the first inner layer 130 of the printed circuit board 100 may have a plurality of conductor tracks or unbundling channels. Areas of the first inner layer 130 of the printed circuit board 100, in which no printed conductors are formed, may represent a supply voltage range.
- the supply voltage range may, for example, be at ground potential.
- the supply voltage range may be continuous or comprise individual subregions.
- the first inner layer 130 of the printed circuit board 100 may be coated or flooded with an electrically and thermally conductive material, for example with copper.
- the first inner layer 130 will be further described with reference to FIG.
- the plated-through holes 180 are designed to electrically connect the first outer layer 110 and the first inner layer 130 with each other.
- the vias 180 may be laser vias.
- the vias 180 may be clad or fully filled with an electrically conductive material.
- the plated-through holes 180 may be micro-plated-through holes. In the cross section of the printed circuit board 100 shown in FIG. 1, two plated-through holes 180 are depicted.
- the plated-through holes 180 are in this case adjacent to the pads 1 12 of the first outer layer 1 10 formed.
- the plated-through holes 180 are electrically connected to the pads 1 12 of the first outer layer 1 10.
- the plated-through holes 180 are electrically connected to conductor tracks of the first inner layer 130.
- signal lines of the first outer layer 110 and the first inner layer 130 can be electrically conductively connected to each other via the plated-through holes 180.
- the first supply voltage layer 150 is arranged or stacked between the first inner layer 130 and the second supply voltage layer 1 60. According to the exemplary embodiment of the present invention shown in FIG. 1, the first supply voltage layer 150 has a greater thickness than the first inner layer 130 and additionally or alternatively as the first outer layer 110.
- the first supply voltage layer 150 has conductor tracks or conductor surfaces for a high current. Areas of the first supply voltage layer 150 of the printed circuit board 100, in which no printed conductors are formed, can represent a supply voltage range.
- the supply voltage range may, for example, be at ground potential.
- the supply voltage range may be continuous or comprise individual subregions.
- the first supply voltage layer 130 of the printed circuit board 100 may be coated or flooded with an electrically and thermally conductive material, for example with copper.
- the supply voltage regions of the first supply voltage layer 150 have a greater thickness than the supply voltage regions of the first outer layer 110 and additionally or alternatively the first inner layer 130. The first supply voltage layer 150 will be further described with reference to FIG.
- the second supply voltage layer 160 may correspond to the first supply voltage layer 150. Between the second supply voltage position 1 60 and the first supply voltage layer 150 may be minor differences or differences in terms of dimensions of printed conductors or conductor surfaces and supply voltage ranges exist.
- the second supply voltage layer 1 60 is arranged or stacked according to the embodiment of the present invention shown in FIG. 1 between the first supply voltage layer 150 and the second inner layer 140.
- the second inner layer 140 may correspond to the first inner layer 130. Between the second inner layer 140 and the first inner layer 130 there may be slight differences or differences with respect to, for example, orientation and dimensions of printed conductors and supply voltage regions.
- the second inner layer 140 is arranged or stacked according to the embodiment of the present invention shown in FIG. 1 between the second supply voltage layer 1 60 and the second outer layer 120.
- the second outer layer 120 may represent a bottom layer of the circuit board 100.
- the second outer layer 120 of the printed circuit board 100 is arranged adjacent to the second inner layer 140 according to the exemplary embodiment shown in FIG. 1.
- the second outer layer 120 of the printed circuit board 100 can be designed to be attached to a carrier element, for example within a vehicle transmission.
- the second outer layer 120 of the printed circuit board 100 form an at least partially planar bottom surface. Areas of the second outer layer 120 of the printed circuit board 100, in which no conductor surfaces are formed, can represent a supply voltage range.
- the supply voltage range may, for example, be at ground potential.
- the supply voltage range may be continuous or comprise individual subregions.
- the second outer layer 120 of the printed circuit board 100 may be coated or flooded with an electrically and thermally conductive material, for example with copper.
- the second outer layer 120 will be further described with reference to FIG. 8.
- the microvia contacts 170 establish a connection between the first outer layer 110 and the first inner layer 130 and between the second outer layer 120 and the second inner layer 140. More specifically, the microvia contacts 170 make a connection between a supply voltage region of the first outer layer 110 and a supply voltage region of the first inner layer 130 and between a supply voltage region of the second outer layer 120 and a supply voltage region of the second inner layer 140.
- the micro vias 170 may be, for example, laser vias.
- the micro vias 170 are filled with a thermally conductive material, such as copper.
- the micro vias 170 are as blind holes in the circuit board 1 10, for example by means of laser, drilled and filled with the conductive material. According to the embodiment of the present invention illustrated in FIG.
- the micro-vias 170 connect two layers of the circuit board.
- the printed circuit board 100 has a plurality of the micro vias 170.
- the micro-vias 170 are arranged in groups or matrices. Out For clarity and space reasons, only two Mikro maltitle isten 170 are provided in Fig. 1 with reference numerals.
- the micro vias 170 are further described with reference to FIGS. 5, 6, 8, 11, and 12.
- the micro plated-through holes 170 serve to transfer heat in each case between the two outer layers 1 10, 130, 120, 140 of the printed circuit board 100. A large-area distribution of the microvia holes 170 enables a very rapid transfer of heat.
- the thermal vias 190 are formed in the circuit board 100 through all the layers 1 10, 130, 150, 1 60, 140 and 120 therethrough. Thus, the thermal vias 190 extend from the first outer layer 110 to the second outer layer 120.
- the thermal vias 190 may be so-called thermal vias.
- the thermal vias 190 are filled with a thermally conductive material. In FIG. 1, a larger number of thermal vias 190 are formed in the printed circuit board 100 in the area of the semiconductor chip 102 than outside the region of the semiconductor chip 102. For reasons of clarity and space, only two thermal vias 190 are provided with reference symbols in FIG. The thermal vias 190 are described further with reference to FIGS. 5 to 8.
- Fig. 2 shows a printed circuit board 100 according to an embodiment of the present invention.
- the circuit board 100 is shown in a sectional view.
- the printed circuit board 100 may correspond to the printed circuit board from FIG. 1, wherein the number of microvia contacts 170 differs.
- the layers of the printed circuit board 100 are not provided with reference numerals in FIG.
- the layers, as well as their sequence, of the printed circuit board 100 correspond to those of the printed circuit board from FIG. 1.
- the exposed connection area 206 shows, in addition to FIG. 1, an exposed connection area 206 arranged between the semiconductor chip 102 and the first outer layer, conductor tracks 232 of the first inner layer, conductor tracks 252 and supply voltage areas 254 of the first supply voltage layer, and conductor tracks 262 and supply lines. voltage ranges 264 of the second supply voltage position.
- the exposed pad 206 may be, for example, a metal plate or the like.
- the exposed connection surface 206 is arranged on a surface of the semiconductor chip 102 facing the first outer layer of the printed circuit board 100. The exposed connection surface 206 is in contact with the first outer layer of the printed circuit board 100.
- the exposed connection point 206 is designed to facilitate heat dissipation from the semiconductor chip 102 to the thermal feedthroughs 190 of the printed circuit board 100 in the region of the semiconductor chip 102.
- the exposed connection surface 206 may be arranged on a surface of the semiconductor chip 102 facing away from the first outer layer of the printed circuit board 100.
- an additional heat sink (not shown) may be attached to the exposed pad 206.
- the conductor tracks 232 of the first inner layer may be, for example, signal conductor tracks, unbundling channels or the like.
- the conductor tracks 252 of the first supply voltage layer and the conductor tracks 262 of the second supply voltage layer may be high-current conductor tracks.
- the conductor tracks 252 of the first supply voltage layer and the conductor tracks 262 of the second supply voltage layer may be formed as conductor surfaces.
- the supply voltage regions 254 of the first supply voltage layer and the supply voltage regions 264 of the second supply voltage layer may be at a different potential relative to the conductor tracks 252 and the conductor tracks 262.
- Fig. 3 shows a printed circuit board 100 according to an embodiment of the present invention.
- the circuit board 100 is shown in a sectional view.
- the printed circuit board 100 may correspond to the printed circuit board from FIG. 1 or FIG. 2.
- the representation in FIG. 3 largely corresponds to the illustration from FIG. 1.
- FIG. 3 reference is made to the description with respect to FIG.
- a through-hole technology or video technology for the HDLV matrix technology for the printed circuit board 100 will be explained with reference to FIG. All statements relating to this can also be seen in relation to the exemplary embodiments shown in FIGS. 1, 2 and 4 to 8.
- the exact diameters of the individual vias result from the particular manufacturing need for the circuit board 100.
- the layer thicknesses of the supply voltage regions or copper layers in the individual layers, wherein the supply voltage layers represent a variable with respect to the base copper thickness may be, for example: 18 ⁇ base copper in the first outer layer 1 10, 12-18 ⁇ base copper in the first inner layer 130, 35-400 ⁇ Base copper in the supply voltage layers 150, 1 60, 12 - 18 ⁇ base copper in the second inner layer 140 and 18 ⁇ basic copper in the second outer layer 120.
- the circuit board 100 it is thus symmetrical.
- the final copper thicknesses can be affected by coppering during the production process.
- FIG. 4 shows a printed circuit board 100 according to an embodiment of the present invention.
- the circuit board 100 is shown in a sectional view.
- the printed circuit board 100 may correspond to the printed circuit board from FIG. 1 or FIG. 2 or FIG. 3.
- FIG. 4 shows only elements of the printed circuit board 100 additionally shown in FIG. 4 .
- the positions of the printed circuit board 100 are not provided with reference numerals in FIG.
- the layers, as well as their sequence, of the printed circuit board 100 correspond to those of the printed circuit board from FIG. 1.
- FIG. 4 shows, in addition to FIG. 1, a first thermal resistor Rth1, a second thermal resistor Rth2, and a third thermal resistor Rth3.
- the first thermal resistor Rth1 refers to the first outer layer and the first inner layer.
- the second thermal resistor Rth2 refers to the first and second supply voltage positions.
- the third thermal resistor Rth3 refers to the second outer layer and the second inner layer.
- the thermal resistances Rth1, Rth2 and Rth3 result in the total thermal resistance in the thickness direction or Z direction of the printed circuit board 100.
- the total thermal resistance is reduced.
- the supply voltage layers with thick copper reduce the overall thermal resistance.
- This construction of the printed circuit board 100 increases the volume of copper relative to the volume of the complete printed circuit board 100.
- the supply voltage layers serve to guide the high current.
- the arranged in the supply voltage layers, traversed by high current conductor tracks are heated by the surrounding copper only slowly. It results in an inertia by surrounding copper.
- the remaining copper then serves as a capacity buffer for high temperature loads.
- the power unit and control unit need not be thermally separated, which means that no separate ground lines and ground areas must be provided.
- the vertical dissipation (Rth) of the heat is also significantly improved by the thermal vias 190.
- the first outer layer and the first inner layer as well as the second outer layer and the second inner layer are thermally coupled to one another via the matrices of micro vias 170. This results in a better thermal capacity (Cth). Deburring channels and thermal channels are incorporated for optimum heat capacity or thermal dissipation.
- the first outer layer 110 may be the first outer layer of one of FIGS. 1 to 4. Shown are the semiconductor chip 102, which is connected via the chip terminals 104 to pads 1 12 of the first outer layer 1 10, and a plurality of Mikro screenrometechniken 170 and the thermal vias 190. In the plan view of Fig. 5 further Mikro be giftedchanen 170 and Alter- natively or in addition further thermal vias 190 be covered by the semiconductor chip 102.
- the semiconductor chip 102, the chip terminals 104, and the pads 12 may be elements well known to those skilled in the relevant art. Therefore, a more detailed description of these elements is omitted here.
- the first outer layer 10 mainly comprises components in the form of the semiconductor chip 102 and short direct conductor connections as well as a carrier layer for soldered components. Otherwise, the first outer layer 110 is flooded with copper to ground potential to form a supply voltage region, resulting in a good thermal connection of the semiconductor chip 102 to the first outer layer 110 and the first outer layer 110 to further layers of the printed circuit board.
- the micro vias 170 are arranged in matrices.
- the micro-vias 170 according to the embodiment of the present invention shown in FIG. 5 are combined into nine micro vias 170 per die. Each matrix thus has new micro vias 170.
- FIG. 5 by way of example, nine matrices each having nine microvia contacts 170 are shown.
- the nine matrices with Mikro betitle réelleen 170 in turn form an arrangement with three parts and three columns with matrices on the first outer layer 1 10.
- the micro vias 170 are formed in the supply voltage range of the outer layer 1 10.
- the thermal vias 190 are arranged in edge regions of the first outer layer 110. In FIG. 5, by way of example, six thermal vias 190 are shown.
- the thermal vias 190 are arranged in two groups.
- Fig. 5 may be a plan view of a printed circuit board according to an embodiment of the present invention.
- the first outer layer 110 of the printed circuit board conceals in the view of FIG. 5 all other layers of the printed circuit board.
- the circuit board may be part of a control unit for a vehicle transmission.
- the circuit board may also be a control unit for a vehicle transmission, wherein a housing in which the circuit board may be at least partially accommodated, is not shown.
- the first inner layer 130 may be the first inner layer of one of FIGS. 1 to 4.
- the first inner layer 130 has a plurality of micro vias 170, a plurality of thermal vias 190, and a plurality of unbundling channels in the form of traces 232.
- the microvia contacts 170 and the thermal vias 190 in this case correspond in number and arrangement to those of the first outer layer from FIG. 5.
- the printed conductors 232 are arranged in parallel groups between the matrices of the microvia contacts 170. From left to right in FIG.
- a column-wise sequence of three thermal vias 190 with one another follows, three arrays each with nine micro vias 170 among themselves, one group of exemplary four vias 232 next to one another, three further arrays each with nine micro vias 170 with one another another group of exemplary four interconnects 232 side by side, three matrices each with nine micro vias 170 with each other and three other thermal vias 190 with each other.
- the first inner layer 130 serves to unbundle control and communication connections in the printed circuit board.
- the first inner layer 130 has a fine conductor structure (not shown) for this purpose. Free surfaces are flooded with copper to form a supply voltage region and filled with microvia contacts 170 in HDLV matrix technology.
- the first inner layer 130 may be identical or almost identical to the second inner layer from FIGS. 1 to 4.
- the first and the second inner layer are provided for the unbundling of the printed circuit board, wherein a layer, the vertical or ho can implement a horizontal unbundling direction.
- the surfaces not required for printed conductors can be flooded with copper. Channels for unbundling in the form of the tracks 232 and devices for thermal management in the form of micro vias 170 alternate.
- the first supply voltage layer 150 may be the first supply voltage layer of one of FIGS. 1 to 4.
- the first supply voltage layer 150 has a plurality of thermal vias 190.
- the thermal plated-through holes 190 in this case correspond in number and arrangement to those of the first outer layer of FIG. 5 and of the first inner layer of FIG. 6.
- the first supply voltage layer 150 also has printed conductors 252 and supply voltage regions 254.
- the conductor tracks 252 can be high-current conductor tracks.
- the first supply voltage layer 150 thus has conductor tracks 252 for a high current. Otherwise, the first supply voltage layer 150 with a ground plane in the form of the supply voltage regions 254 is flooded.
- the first supply voltage layer 150 is for thick-copper technology (thickness of the supply voltage ranges of, for example, 35 ⁇ - 400 ⁇ ).
- the first supply voltage layer 150 may be identical or almost identical to the second supply voltage layer from FIGS. 1 to 4.
- the supply voltage layers are designed for high-current conductor tracks.
- the rest of the supply voltage layers outside of the printed conductors is, for example, flooded with copper.
- the flooded copper surface has a high capacity character (Cth) and also an improved dissipation behavior of the heat (Rth).
- the second outer layer 120 may be the second outer layer of one of FIGS. 1 to 4.
- the second outer layer 120 has a plurality of micro through contact ments 170, a plurality of thermal vias 190, a conductor surface 822, and a supply voltage region 824.
- the second outer layer 120 has a surface that is as homogeneous as possible. This leads to a good contact with a support element by the circuit board is attached, or to an intermediate Gapfilier. This results in a large-scale release of heat to a support element, for example in a mechanical housing system of a transmission control of a vehicle.
- the HDLV matrix technology allows an even distribution of heat.
- the second outer layer 120 acts as a contact surface to a separating element or to heat sinks and possibly also via films or thermal compounds.
- the contact surfaces ie the conductor surface 822 and the supply voltage regions 824, are, for example, completely flooded with copper. Different potentials are designed as surfaces.
- Heat from the circuit board may be dissipated to the second outer layer 120 via the thermal vias 190, the plurality of micro vias 170, and the supply voltage regions 824, such as copper, to a support member.
- Fig. 9 shows micro through-contacts according to an embodiment of the present invention in a sectional view. Shown is a section through, for example, four microvia contacts 170 through an outer layer of a printed circuit board. In the case of the microvia contacts 170, these are, for example, laser plated through holes filled with copper. The filling with copper results in a high thermal coupling between both sides of the outer layer arranged layers of thermally and electrically conductive material.
- Fig. 10 shows micro through-contacts according to another embodiment of the present invention in a sectional view. Shown is a section through, by way of example, five microvia contacts 170 through two layers of a printed circuit board. By way of example, the microvia contacts 170 are laser through contacts lined with copper or provided with copper sleeves. A representation of the HDLV matrix technology is possible with both Mikro bekon- clocking types of Figures 9 and 10.
- FIG. 11 shows an array of micro vias 170 according to one embodiment of the present invention.
- the micro vias 170 are arranged in a matrix with columns X and rows Y. Shown are nine micro vias 170 arranged in a matrix of three columns and three rows. This may be a matrix of micro vias 170, as shown in FIGS. 5 to 8.
- an HDLV matrix may have 3 to 6 columns X and 3 to 6 rows Y.
- a distance from a center of a micro via 170 to a center of another micro via 170 within the matrix may be, for example, 0.3 mm.
- a laser bore can measure 0.1 mm and the micro via can measure 0.3 mm.
- a matrix of X times Y is possible, where X can be equal to Y.
- Fig. 12 shows an arrangement of micro vias 170 according to another embodiment of the present invention.
- FIG. 12 by way of example, nine microvias 170 are shown.
- the arrangement of the microvia contacts 170 in FIG. 12 is offset by approximately 45 ° with respect to the arrangement in FIG.
- the staggered arrangement may facilitate adaptation of the microvia contacts 170 to traces. Any angle in the staggered arrangement is possible.
- the micro vias 170 are offset from one another, resulting in a parallelogram arrangement.
- the topology of plated-through holes and printed conductors has been developed.
- the first outer layer 110 and the first inner layer 130, as well as the second outer layer 120 and the second inner layer 140 with the HDLV matrix of the Ivlikro screentitle isten 170 thermally coupled.
- the supply voltage layers 150 and 1 60 for high current are arranged inside the circuit board. Due to the surrounding copper, a slower temperature rise is achieved there.
- three via types are needed: the IV via holes 170 between the first outer layer 110 and first inner layer 130, the IV via holes 170 between the second outer layer 120 and the second inner layer 140, and the thermal vias 190 through all layers of the circuit board 100.
- the traces and vias are arranged so that thermal channels and channels alternate for unbundling.
- the thermal vias 190 provide the thermal connection to all layers. Since the second outer layer 120 can be thermally connected over a large area to a carrier element, for example a housing of a transmission control, good thermal dissipation can also be achieved.
- embodiments of the present invention in addition to the thermal vias 190, also utilize HDLV arrays of IVV through holes 170 to improve the drainage of the printed circuit board 100. This results in an improvement in the overall thermal resistance, that is, an improvement in the total thermal resistance in the Z direction of the printed circuit board 100, an overall improved thermal management and improved heat dissipation for the printed circuit board 100.
- Embodiments of the present invention thus make it possible to improve the printed circuit board 100 or the high-temperature board with a plurality of Ivlikro screentitle isten 170 in HDLV matrix technology.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Structure Of Printed Boards (AREA)
Abstract
L'invention concerne une carte de circuits imprimés (100) comprenant plusieurs couches, qui comprend au moins une couche extérieure (110, 120) et au moins une couche intérieure (130, 140) adjacente à la couche extérieure (110, 120). La carte de circuits imprimés (100) comprend une pluralité de micro-trous métallisés (170) qui sont formés entre une zone de tension d'alimentation de la ou des couches extérieures (110, 120) et une zone de tension d'alimentation de la ou des couches intérieures (130, 140).
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102011077206.5A DE102011077206B4 (de) | 2011-06-08 | 2011-06-08 | Leiterplatte und Steuergerät für ein Getriebe eines Fahrzeugs mit der Leiterplatte |
PCT/EP2012/058438 WO2012168018A1 (fr) | 2011-06-08 | 2012-05-08 | Carte de circuits imprimés et appareil de commande pour une boîte de vitesses d'un véhicule comprenant la carte de circuits imprimés |
Publications (1)
Publication Number | Publication Date |
---|---|
EP2719263A1 true EP2719263A1 (fr) | 2014-04-16 |
Family
ID=46046209
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP12719714.3A Withdrawn EP2719263A1 (fr) | 2011-06-08 | 2012-05-08 | Carte de circuits imprimés et appareil de commande pour une boîte de vitesses d'un véhicule comprenant la carte de circuits imprimés |
Country Status (4)
Country | Link |
---|---|
US (1) | US9265148B2 (fr) |
EP (1) | EP2719263A1 (fr) |
DE (1) | DE102011077206B4 (fr) |
WO (1) | WO2012168018A1 (fr) |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102012223287A1 (de) * | 2012-12-14 | 2014-06-18 | Hella Kgaa Hueck & Co. | Leiterplatte |
USD759022S1 (en) * | 2013-03-13 | 2016-06-14 | Nagrastar Llc | Smart card interface |
USD758372S1 (en) | 2013-03-13 | 2016-06-07 | Nagrastar Llc | Smart card interface |
USD729808S1 (en) * | 2013-03-13 | 2015-05-19 | Nagrastar Llc | Smart card interface |
CN105746001B (zh) * | 2013-11-21 | 2018-08-31 | Zf腓德烈斯哈芬股份公司 | 多功能的强电流电路板 |
DE102013226513A1 (de) * | 2013-12-18 | 2015-06-18 | Zf Friedrichshafen Ag | Leiterplatte, Verfahren zum Herstellen derselben und Leiterplattenvorrichtung |
DE102014216194B3 (de) | 2014-08-14 | 2015-12-10 | Robert Bosch Gmbh | Schaltungsträger mit einem Wärmeleitelement, Verbindungsanordnung mit einem Schaltungsträger und Verfahren zum Abführen von Verlustwärme |
USD780763S1 (en) * | 2015-03-20 | 2017-03-07 | Nagrastar Llc | Smart card interface |
USD864968S1 (en) | 2015-04-30 | 2019-10-29 | Echostar Technologies L.L.C. | Smart card interface |
DE102015217426A1 (de) * | 2015-09-11 | 2017-03-16 | Zf Friedrichshafen Ag | Mehrfunktionale Hochstromleiterplatte |
JP6946776B2 (ja) * | 2017-06-26 | 2021-10-06 | 株式会社リコー | 回路基板 |
TWI702887B (zh) * | 2017-12-05 | 2020-08-21 | 同泰電子科技股份有限公司 | 軟性線路板結構 |
CN112543546B (zh) * | 2019-09-20 | 2022-05-27 | 宏启胜精密电子(秦皇岛)有限公司 | 具有散热结构的线路板及其制作方法 |
DE102020214311A1 (de) * | 2020-11-13 | 2022-05-19 | Zf Friedrichshafen Ag | Leiterplattenanordnung, Inverter sowie Kraftfahrzeug |
Family Cites Families (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2560731B1 (fr) | 1984-03-05 | 1989-05-12 | Telecommunications Sa | Carte imprimee multicouche thermoconductrice |
US4839774A (en) * | 1988-01-25 | 1989-06-13 | Digital Equipment Corporation | Apparatus and method for cooling electronic component packages using an array of directed nozzles fabricated in the circuit board |
GB9225260D0 (en) | 1992-12-03 | 1993-01-27 | Int Computers Ltd | Cooling electronic circuit assemblies |
DE4335946C2 (de) * | 1993-10-21 | 1997-09-11 | Bosch Gmbh Robert | Anordnung bestehend aus einer Leiterplatte |
WO1996022008A1 (fr) * | 1995-01-10 | 1996-07-18 | Hitachi, Ltd. | Appareil electronique a faible interference electromagnetique, carte de circuit a faible interference electromagnetique et procede de fabrication de la carte de circuit a faible interference |
DE19516547A1 (de) * | 1995-05-05 | 1996-11-14 | Bosch Gmbh Robert | Leiterplatte mit elektrisch leitender Schicht und Verfahren zur Herstellung einer Leiterplatte |
JPH1140901A (ja) * | 1997-07-23 | 1999-02-12 | Sharp Corp | 回路基板 |
US6201701B1 (en) * | 1998-03-11 | 2001-03-13 | Kimball International, Inc. | Integrated substrate with enhanced thermal characteristics |
JP4245091B2 (ja) | 1998-10-01 | 2009-03-25 | 本田技研工業株式会社 | 燃料電池 |
FI990829A0 (fi) * | 1999-04-14 | 1999-04-14 | Nokia Telecommunications Oy | Piirilevy, jossa on järjestely tehokomponenttien jäähdyttämiseksi |
JP3255151B2 (ja) * | 1999-05-11 | 2002-02-12 | 日本電気株式会社 | 多層プリント回路基板 |
DE10127268A1 (de) * | 2000-10-02 | 2002-04-25 | Siemens Ag | Schaltungsträger, insbesondere Leiterplatte |
US6605778B2 (en) | 2000-10-02 | 2003-08-12 | Siemens Aktiengesellschaft | Circuit carrier, in particular printed circuit board |
JP3937840B2 (ja) * | 2002-01-10 | 2007-06-27 | 株式会社日立製作所 | 高周波モジュール |
US6747216B2 (en) | 2002-02-04 | 2004-06-08 | Intel Corporation | Power-ground plane partitioning and via connection to utilize channel/trenches for power delivery |
US7087845B2 (en) | 2003-01-28 | 2006-08-08 | Cmk Corporation | Metal core multilayer printed wiring board |
EP1642346A1 (fr) | 2003-06-30 | 2006-04-05 | Koninklijke Philips Electronics N.V. | Systeme de gestion thermique d'une diode luminescente |
TW200520201A (en) * | 2003-10-08 | 2005-06-16 | Kyocera Corp | High-frequency module and communication apparatus |
CN1856239A (zh) | 2005-04-18 | 2006-11-01 | 华硕电脑股份有限公司 | 印刷电路板 |
DE102005047025A1 (de) * | 2005-09-30 | 2007-04-05 | Siemens Ag | Leiterplatte |
US7294007B1 (en) * | 2006-09-20 | 2007-11-13 | Delphi Technologies, Inc. | Electronics enclosure and method of fabricating an electronics enclosure |
JP4980684B2 (ja) * | 2006-09-29 | 2012-07-18 | 富士通株式会社 | 基板情報取得変換方法とそのプログラムおよび装置 |
DE102007032535B4 (de) * | 2007-07-12 | 2009-09-24 | Continental Automotive Gmbh | Elektronisches Modul für eine integrierte mechatronische Getriebesteuerung |
US7978031B2 (en) | 2008-01-31 | 2011-07-12 | Tdk Corporation | High frequency module provided with power amplifier |
US8166650B2 (en) * | 2008-05-30 | 2012-05-01 | Steering Solutions IP Holding Company | Method of manufacturing a printed circuit board |
DE102008029410A1 (de) | 2008-06-23 | 2009-12-24 | Brose Fahrzeugteile GmbH & Co. Kommanditgesellschaft, Würzburg | Vorrichtung, insbesondere zur Stromleitung, und ein Verfahren zur Herstellung einer Vorrichtung, insbesondere zur Stromleitung |
-
2011
- 2011-06-08 DE DE102011077206.5A patent/DE102011077206B4/de active Active
-
2012
- 2012-05-08 US US14/124,298 patent/US9265148B2/en active Active
- 2012-05-08 EP EP12719714.3A patent/EP2719263A1/fr not_active Withdrawn
- 2012-05-08 WO PCT/EP2012/058438 patent/WO2012168018A1/fr active Application Filing
Non-Patent Citations (1)
Title |
---|
See references of WO2012168018A1 * |
Also Published As
Publication number | Publication date |
---|---|
DE102011077206B4 (de) | 2019-01-31 |
DE102011077206A1 (de) | 2012-12-13 |
US9265148B2 (en) | 2016-02-16 |
WO2012168018A1 (fr) | 2012-12-13 |
US20140182898A1 (en) | 2014-07-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE102011077206B4 (de) | Leiterplatte und Steuergerät für ein Getriebe eines Fahrzeugs mit der Leiterplatte | |
EP1969624B1 (fr) | Composant electronique integre et dispositif de refroidissement pour composant electronique integre | |
DE102012215788B4 (de) | Mehrlagige LED-Leiterplatte | |
DE4027072C2 (de) | Halbleiteranordnung | |
DE102006018161A1 (de) | Elektronisches Bauelementmodul | |
DE2536316C2 (de) | Schaltungskarte für integrierte Halbleiterschaltungen | |
EP2514282B1 (fr) | Circuit électrique comprenant un panneau à circuit multicouche à montage de puce nue pour commande des boîtes de vitesses | |
DE102008047416A1 (de) | Halbleiteranordnung und Verfahren zur Herstelllung von Halbleiteranordnungen | |
DE102014101238A1 (de) | In Leiterplatten eingebettetes Leistungsmodul | |
DE102007029713A1 (de) | Leiterplatte und Verfahren zu deren Herstellung | |
DE4335946C2 (de) | Anordnung bestehend aus einer Leiterplatte | |
DE19722357C1 (de) | Steuergerät | |
DE8114325U1 (de) | Wärmeableitungsvorrichtung | |
WO2011003647A1 (fr) | Carte de circuits | |
DE102012206505A1 (de) | Elektronische vorrichtung mit einer leiterplatte mit wärmeabführungsstruktur | |
DE102011088256A1 (de) | Multilayer-Leiterplatte sowie Anordnung mit einer solchen | |
DE102017202329A1 (de) | Multilayer-Leiterplatte sowie elektronische Anordnung mit einer solchen | |
DE69219531T2 (de) | Verfahren und Apparat für Verbindungsanordnungen wobei die automatische Bandmontage-Technik angewendet wird | |
DE102012112327A1 (de) | Ein-Integrierter-Schaltkreis-Gehäuse und ein Verfahren zum Herstellen eines Integrierter-Schaltkreis-Gehäuses | |
DE29623190U1 (de) | Mehrschichtleiterplatte | |
DE102012202562A1 (de) | Mehrschichtige leiterplatte | |
DE102013226513A1 (de) | Leiterplatte, Verfahren zum Herstellen derselben und Leiterplattenvorrichtung | |
DE19648492A1 (de) | Multi-Chip-Modul | |
EP2053654B1 (fr) | Module multi-puces refroidi | |
DE10217214B4 (de) | Kühlanordnung für eine Schaltungsanordnung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20131111 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
DAX | Request for extension of the european patent (deleted) | ||
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20151201 |