DE69809366T2 - Ausgangspufferschaltung mit 50% Tastverhältnis - Google Patents

Ausgangspufferschaltung mit 50% Tastverhältnis

Info

Publication number
DE69809366T2
DE69809366T2 DE69809366T DE69809366T DE69809366T2 DE 69809366 T2 DE69809366 T2 DE 69809366T2 DE 69809366 T DE69809366 T DE 69809366T DE 69809366 T DE69809366 T DE 69809366T DE 69809366 T2 DE69809366 T2 DE 69809366T2
Authority
DE
Germany
Prior art keywords
duty cycle
output buffer
buffer circuit
circuit
duty
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69809366T
Other languages
English (en)
Other versions
DE69809366D1 (de
Inventor
Hiroyuki Watanabe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
Original Assignee
NEC Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Electronics Corp filed Critical NEC Electronics Corp
Application granted granted Critical
Publication of DE69809366D1 publication Critical patent/DE69809366D1/de
Publication of DE69809366T2 publication Critical patent/DE69809366T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/156Arrangements in which a continuous pulse train is transformed into a train having a desired pattern
    • H03K5/1565Arrangements in which a continuous pulse train is transformed into a train having a desired pattern the output pulses having a constant duty cycle
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/003Modifications for increasing the reliability for protection
    • H03K19/00323Delay compensation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/0185Coupling arrangements; Interface arrangements using field effect transistors only
    • H03K19/018507Interface arrangements
    • H03K19/018521Interface arrangements of complementary type, e.g. CMOS
DE69809366T 1997-09-30 1998-09-30 Ausgangspufferschaltung mit 50% Tastverhältnis Expired - Fee Related DE69809366T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP09265581A JP3123952B2 (ja) 1997-09-30 1997-09-30 出力バッファ回路

Publications (2)

Publication Number Publication Date
DE69809366D1 DE69809366D1 (de) 2002-12-19
DE69809366T2 true DE69809366T2 (de) 2003-09-04

Family

ID=17419118

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69809366T Expired - Fee Related DE69809366T2 (de) 1997-09-30 1998-09-30 Ausgangspufferschaltung mit 50% Tastverhältnis

Country Status (7)

Country Link
US (1) US5977807A (de)
EP (1) EP0905896B1 (de)
JP (1) JP3123952B2 (de)
KR (1) KR100316037B1 (de)
CN (1) CN1213223A (de)
DE (1) DE69809366T2 (de)
TW (1) TW425764B (de)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000188534A (ja) * 1998-04-23 2000-07-04 Hewlett Packard Co <Hp> クロック・バッファ回路装置
US6219812B1 (en) * 1998-06-11 2001-04-17 Sun Microsystems, Inc. Apparatus and method for interfacing boundary-scan circuitry with DTL output drivers
KR100327658B1 (ko) * 1998-06-29 2002-08-13 주식회사 하이닉스반도체 데이타입력버퍼
US6804305B1 (en) * 2000-08-09 2004-10-12 International Business Machines Corporation Wide common mode range differential receiver
US6407582B1 (en) * 2001-03-13 2002-06-18 International Business Machines Corporation Enhanced 2.5V LVDS driver with 1.8V technology for 1.25 GHz performance
KR100476108B1 (ko) * 2002-11-04 2005-03-11 엘지전자 주식회사 출력 버퍼회로
KR100476106B1 (ko) * 2002-11-04 2005-03-11 엘지전자 주식회사 출력 구동회로
US6788119B1 (en) * 2003-03-27 2004-09-07 Xilinx, Inc. Delay line circuit providing clock pulse width restoration in delay lock loops
JP2008061176A (ja) * 2006-09-04 2008-03-13 Matsushita Electric Ind Co Ltd レベルシフト装置
TWI314326B (en) 2006-11-23 2009-09-01 Realtek Semiconductor Corp Output driving circuit
CN106921370B (zh) * 2017-02-20 2021-04-13 江苏旭微科技有限公司 时钟信号的占空比调整电路

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4855623A (en) * 1987-11-05 1989-08-08 Texas Instruments Incorporated Output buffer having programmable drive current
JPH0777345B2 (ja) * 1988-11-04 1995-08-16 三菱電機株式会社 半導体装置
US5121013A (en) * 1990-02-12 1992-06-09 Advanced Micro Devices, Inc. Noise reducing output buffer circuit with feedback path
JPH04373310A (ja) * 1991-06-24 1992-12-25 Mitsubishi Electric Corp 出力バッファ回路
US5153450A (en) * 1991-07-16 1992-10-06 Samsung Semiconductor, Inc. Programmable output drive circuit
US5568044A (en) * 1994-09-27 1996-10-22 Micrel, Inc. Voltage regulator that operates in either PWM or PFM mode
US5621335A (en) * 1995-04-03 1997-04-15 Texas Instruments Incorporated Digitally controlled output buffer to incrementally match line impedance and maintain slew rate independent of capacitive output loading
US5675273A (en) * 1995-09-08 1997-10-07 International Business Machines Corporation Clock regulator with precision midcycle edge timing
US5841305A (en) * 1997-03-20 1998-11-24 Cypress Semiconductor Corp. Circuit and method for adjusting duty cycles

Also Published As

Publication number Publication date
EP0905896B1 (de) 2002-11-13
KR100316037B1 (ko) 2002-01-24
JP3123952B2 (ja) 2001-01-15
JPH11112325A (ja) 1999-04-23
US5977807A (en) 1999-11-02
KR19990030321A (ko) 1999-04-26
TW425764B (en) 2001-03-11
EP0905896A2 (de) 1999-03-31
DE69809366D1 (de) 2002-12-19
CN1213223A (zh) 1999-04-07
EP0905896A3 (de) 2000-04-19

Similar Documents

Publication Publication Date Title
DE69716308T2 (de) Ausgangspufferschaltung
DE69618123T2 (de) Ausgangsschaltung
DE69904105D1 (de) Spannungserhöhungsschaltung mit begrenzter erhöhter Spannung
DE69832827D1 (de) Ausgangsschaltung
DE69616251D1 (de) Halbleiteranordnung mit Halbleiterleistungselementen
DE59506127D1 (de) Ausgangstreiberschaltung
DE69515407T2 (de) Ausgangspufferschaltung
KR970004348A (ko) 출력회로
DE69809366D1 (de) Ausgangspufferschaltung mit 50% Tastverhältnis
DE69502193T2 (de) Fluoralkylethoxylatzusammensetzungen mit erhöhter löslichkeit
DE59805062D1 (de) Schraube mit Magnet
DE69804412D1 (de) Tristate-Ausgangsschaltung
DE69808611T2 (de) Frequenzverdoppler mit 50% Tastverhältnis am Ausgang
DE69618135T2 (de) Ausgangsschaltung
DE69726365D1 (de) Ausgangsschaltung
DE69524493D1 (de) Microcontroller mit niedrigem Leistungsverbrauch
DE69320605T2 (de) Tastverhältnis-Diskriminationsschaltung
KR960025898U (ko) 50% 듀티의 홀수분주기
DE9405072U1 (de) Leistungsdiode
KR950022032U (ko) 듀티싸이클변경부가 있는 수평드라이브회로
KR950010305U (ko) 전원절전 회로
KR960037993U (ko) 자체발전 전원을 이용한 플래시
KR960003435U (ko) 소비전력 절감회로
KR960012727A (ko) 출력회로
KR920015853U (ko) 고정된 듀티를 갖는 기지탈 회로

Legal Events

Date Code Title Description
8327 Change in the person/name/address of the patent owner

Owner name: NEC ELECTRONICS CORP., KAWASAKI, KANAGAWA, JP

8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee