DE69728205D1 - Herstellungsverfahren von Verbindungen in einer integrierten Schaltung - Google Patents
Herstellungsverfahren von Verbindungen in einer integrierten SchaltungInfo
- Publication number
- DE69728205D1 DE69728205D1 DE69728205T DE69728205T DE69728205D1 DE 69728205 D1 DE69728205 D1 DE 69728205D1 DE 69728205 T DE69728205 T DE 69728205T DE 69728205 T DE69728205 T DE 69728205T DE 69728205 D1 DE69728205 D1 DE 69728205D1
- Authority
- DE
- Germany
- Prior art keywords
- integrated circuit
- manufacturing connections
- connections
- manufacturing
- integrated
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000004519 manufacturing process Methods 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32135—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
- H01L21/32136—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76823—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. transforming an insulating layer into a conductive layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/921—Radiation hardened semiconductor device
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR9606018A FR2748601B1 (fr) | 1996-05-07 | 1996-05-07 | Procede de formation d'interconnexions dans un circuit integre |
FR9606018 | 1996-05-07 |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69728205D1 true DE69728205D1 (de) | 2004-04-29 |
DE69728205T2 DE69728205T2 (de) | 2005-02-17 |
Family
ID=9492137
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69728205T Expired - Fee Related DE69728205T2 (de) | 1996-05-07 | 1997-05-02 | Herstellungsverfahren von Verbindungen in einer integrierten Schaltung |
Country Status (4)
Country | Link |
---|---|
US (2) | US5851919A (de) |
EP (1) | EP0806799B1 (de) |
DE (1) | DE69728205T2 (de) |
FR (1) | FR2748601B1 (de) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6207553B1 (en) * | 1999-01-26 | 2001-03-27 | Advanced Micro Devices, Inc. | Method of forming multiple levels of patterned metallization |
US7265448B2 (en) * | 2004-01-26 | 2007-09-04 | Marvell World Trade Ltd. | Interconnect structure for power transistors |
US7851872B2 (en) | 2003-10-22 | 2010-12-14 | Marvell World Trade Ltd. | Efficient transistor structure |
US7960833B2 (en) * | 2003-10-22 | 2011-06-14 | Marvell World Trade Ltd. | Integrated circuits and interconnect structure for integrated circuits |
US8319307B1 (en) | 2004-11-19 | 2012-11-27 | Voxtel, Inc. | Active pixel sensors with variable threshold reset |
US8461628B2 (en) * | 2005-03-18 | 2013-06-11 | Kovio, Inc. | MOS transistor with laser-patterned metal gate, and method for making the same |
JP5096669B2 (ja) | 2005-07-06 | 2012-12-12 | ルネサスエレクトロニクス株式会社 | 半導体集積回路装置の製造方法 |
WO2007031922A2 (en) * | 2005-09-15 | 2007-03-22 | Nxp B.V. | A structure for a semiconductor device and a method of manufacturing the same |
US7425910B1 (en) | 2006-02-27 | 2008-09-16 | Marvell International Ltd. | Transmitter digital-to-analog converter with noise shaping |
WO2014036241A2 (en) * | 2012-08-30 | 2014-03-06 | Sensevere, Llc | Corrosive resistant electronic components |
KR101936846B1 (ko) * | 2012-10-24 | 2019-01-11 | 에스케이하이닉스 주식회사 | 반도체 소자 및 그 제조방법 |
CN118471905B (zh) * | 2024-07-10 | 2024-09-27 | 合肥欧益睿芯科技有限公司 | 半导体器件及其制造方法、电子设备 |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3553533A (en) * | 1964-05-14 | 1971-01-05 | Texas Instruments Inc | Dielectric bodies with selectively formed conductive or metallic portions, composites thereof with semiconductor material and methods of making said bodies and composites |
EP0072690A3 (de) * | 1981-08-17 | 1983-11-09 | Fujitsu Limited | MIS Halbleiteranordnung und Verfahren zu deren Herstellung |
JPS58207699A (ja) * | 1982-05-28 | 1983-12-03 | 株式会社日立製作所 | 配線回路基板の製造方法 |
US5459098A (en) * | 1992-10-19 | 1995-10-17 | Marietta Energy Systems, Inc. | Maskless laser writing of microscopic metallic interconnects |
US5517031A (en) * | 1994-06-21 | 1996-05-14 | General Electric Company | Solid state imager with opaque layer |
US5559055A (en) * | 1994-12-21 | 1996-09-24 | Advanced Micro Devices, Inc. | Method of decreased interlayer dielectric constant in a multilayer interconnect structure to increase device speed performance |
US5627094A (en) * | 1995-12-04 | 1997-05-06 | Chartered Semiconductor Manufacturing Pte, Ltd. | Stacked container capacitor using chemical mechanical polishing |
-
1996
- 1996-05-07 FR FR9606018A patent/FR2748601B1/fr not_active Expired - Fee Related
-
1997
- 1997-05-02 EP EP97410048A patent/EP0806799B1/de not_active Expired - Lifetime
- 1997-05-02 DE DE69728205T patent/DE69728205T2/de not_active Expired - Fee Related
- 1997-05-06 US US08/851,803 patent/US5851919A/en not_active Expired - Lifetime
-
1998
- 1998-07-17 US US09/118,291 patent/US6051884A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP0806799A1 (de) | 1997-11-12 |
FR2748601A1 (fr) | 1997-11-14 |
US6051884A (en) | 2000-04-18 |
DE69728205T2 (de) | 2005-02-17 |
US5851919A (en) | 1998-12-22 |
EP0806799B1 (de) | 2004-03-24 |
FR2748601B1 (fr) | 1998-07-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69621517D1 (de) | Integrierte monolithische Mikrowellenschaltung und Verfahren | |
KR960015789A (ko) | 전자부품과 그 제조방법 | |
DE69520974D1 (de) | Eine integrierte Halbleiterschaltung | |
DE69536057D1 (de) | Halbleiterspannungserhöhungsschaltung | |
DE69739934D1 (de) | Integrierte Schaltung | |
DE69718693D1 (de) | Elektronisches Bauteil und Herstellungsverfahren | |
KR950034612A (ko) | 반도체 구조물 및 그 제조 방법 | |
DE69618123D1 (de) | Ausgangsschaltung | |
DE69914729D1 (de) | Integration von sicherheitsmodulen in einer integrierten schaltung | |
DE69615437D1 (de) | Integrierte Schaltungsanordnung und Herstellungsverfahren | |
DE69739065D1 (de) | Verbindungen in integrierten Schaltungen | |
FI941951A0 (fi) | Sirutyyppinen piirikomponentti ja menetelmä sen valmistamiseksi | |
DE69626371D1 (de) | Halbleiterschaltung | |
KR960015836A (ko) | 집적회로 시험장치 | |
DE59702186D1 (de) | Zündkreis-Endstufe | |
KR890013782A (ko) | 광전자집적회로 및 그 제조방법 | |
DE69728205D1 (de) | Herstellungsverfahren von Verbindungen in einer integrierten Schaltung | |
KR890015418A (ko) | 반도체 집적회로와 그 제조방법 | |
DE69624415D1 (de) | Verbesserungen in Verfahren zur Herstellung von Halbleitervorrichtungen | |
DE69317012D1 (de) | Herstellungsverfahren einer Verbindungsstruktur in einer integrierten Schaltung | |
DE69626166D1 (de) | Oszillatorschaltung und -verfahren | |
DE69839906D1 (de) | Herstellungsverfahren für eine integrierte Schaltung | |
KR970004348A (ko) | 출력회로 | |
DE69736971D1 (de) | Herstellungsverfahren einer integrierten leistungsschaltungsanordnung | |
DE69527030D1 (de) | Integrierte Verstärkerschaltung mit mehreren komplementären Stufen |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |