DE59307881D1 - Anordnung zur Erzeugung eines Taktsignals mit bitgenauen Lücken - Google Patents

Anordnung zur Erzeugung eines Taktsignals mit bitgenauen Lücken

Info

Publication number
DE59307881D1
DE59307881D1 DE59307881T DE59307881T DE59307881D1 DE 59307881 D1 DE59307881 D1 DE 59307881D1 DE 59307881 T DE59307881 T DE 59307881T DE 59307881 T DE59307881 T DE 59307881T DE 59307881 D1 DE59307881 D1 DE 59307881D1
Authority
DE
Germany
Prior art keywords
clock
bit
clock signal
generating
gaps
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE59307881T
Other languages
German (de)
English (en)
Inventor
Max Dipl-Ing Rathgeber
Augustin Dipl-Ing Fh Fuetterer
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siemens AG
Siemens Corp
Original Assignee
Siemens AG
Siemens Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG, Siemens Corp filed Critical Siemens AG
Application granted granted Critical
Publication of DE59307881D1 publication Critical patent/DE59307881D1/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K21/00Details of pulse counters or frequency dividers
    • H03K21/40Monitoring; Error detection; Preventing or correcting improper counter operation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • H04J3/0602Systems characterised by the synchronising information used
    • H04J3/0614Systems characterised by the synchronising information used the synchronising signal being characterised by the amplitude, duration or polarity
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • H04J3/0635Clock or time synchronisation in a network
    • H04J3/0685Clock or time synchronisation in a node; Intranode synchronisation
    • H04J3/0688Change of the master or reference, e.g. take-over or failure of the master

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Synchronizing For Television (AREA)
  • Time-Division Multiplex Systems (AREA)
  • Signal Processing For Digital Recording And Reproducing (AREA)
DE59307881T 1992-08-18 1993-08-09 Anordnung zur Erzeugung eines Taktsignals mit bitgenauen Lücken Expired - Fee Related DE59307881D1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE4227285 1992-08-18

Publications (1)

Publication Number Publication Date
DE59307881D1 true DE59307881D1 (de) 1998-02-05

Family

ID=6465784

Family Applications (1)

Application Number Title Priority Date Filing Date
DE59307881T Expired - Fee Related DE59307881D1 (de) 1992-08-18 1993-08-09 Anordnung zur Erzeugung eines Taktsignals mit bitgenauen Lücken

Country Status (3)

Country Link
EP (1) EP0588050B1 (enExample)
AT (1) ATE161671T1 (enExample)
DE (1) DE59307881D1 (enExample)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19830130B4 (de) * 1998-07-06 2007-01-18 Robert Bosch Gmbh Schaltungsanordnung für eine PLL-Schaltung (Phase-locked-Loop) zur Frequenzvervielfachung
CN117241362A (zh) * 2022-06-06 2023-12-15 中兴通讯股份有限公司 时钟异常检测装置、方法及基站

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2996248A (en) * 1957-12-31 1961-08-15 Bell Telephone Labor Inc Supervisory system for an electronic counter
FR2473235A1 (fr) * 1980-01-08 1981-07-10 Schirlin Marcel Dispositif de restitution de signal de rythme pour systeme de synchronisation maitre-esclave, notamment pour systeme de synchronisation d'un reseau de telecommunications par voies numeriques
DE3227848A1 (de) * 1982-07-26 1984-01-26 Siemens AG, 1000 Berlin und 8000 München Schaltungsanordnung zur takterzeugung in fernmeldeanlagen, insbesondere zeitmultiplex-digital-vermittlungsanlagen
US4651103A (en) * 1985-12-30 1987-03-17 At&T Company Phase adjustment system
US4672299A (en) * 1986-05-23 1987-06-09 American Telephone And Telegraph Co. Clock control circuit for phase control
DE59009919D1 (de) * 1989-09-27 1996-01-11 Siemens Ag Taktversorgung für Multiplexsysteme.

Also Published As

Publication number Publication date
EP0588050B1 (de) 1997-12-29
EP0588050A3 (enExample) 1994-04-27
ATE161671T1 (de) 1998-01-15
EP0588050A2 (de) 1994-03-23

Similar Documents

Publication Publication Date Title
US4891808A (en) Self-synchronizing multiplexer
EP0865019A3 (en) A method and apparatus for clock recovery in a digital display unit
GB2181325A (en) Synchronising audio and video signals of a television transmission
KR980006922A (ko) 상보형 분주기를 이용한 고속 클럭 복원 회로
US5864250A (en) Non-servo clock and data recovery circuit and method
KR860007659A (ko) 디지탈신호 재생회로
EP0102662A3 (en) Non-pll concurrent carrier and clock synchronization
GB2271492A (en) Apparatus for and method of synchronizing a clock signal
CA2055823A1 (en) Clock information transmitting device and clock information receiving device
EP0360691A3 (en) Apparatus for receiving digital signal
DE59307881D1 (de) Anordnung zur Erzeugung eines Taktsignals mit bitgenauen Lücken
DE69513968D1 (de) Anordnung zur wiedergabe von n digitalen signalen von n benachbarten spuren auf einem aufzeichnungsträger
TW200723695A (en) Phase error determination method and digital phase-locked loop system
AU2603592A (en) Device for detecting synchronisation on digital phase-locked loop
SE9301327L (sv) Referenssignal sammansatt av klocksignal och synkroniseringssignal, anordning och förfarande för synkronisering m.h.a. referenssignal
US4780893A (en) Bit synchronizer
KR100389845B1 (ko) 디지털 수신기를 동기화하는 장치
AU586586B2 (en) Method for generating a correction signal in a digital clock recovery device
JPS613545A (ja) 標本化回路
CA2011029C (en) Frequency detector circuit
SU1109806A1 (ru) Устройство дл синхронизации воспроизведени оптоэлектронного запоминающего устройства
AU2001225168B2 (en) Method and system for data and timing recovery in a bi-phase coded data signal
JPS5750313A (en) Synchronizing circuit of digital signal reproducer
KR910001427B1 (ko) 디지탈 전송시스템의 데이타 검출회로
JPS5252616A (en) Synchronous signal generating circuit in data reading device

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee