DE3684998D1 - Logisch arithmetische schaltung. - Google Patents

Logisch arithmetische schaltung.

Info

Publication number
DE3684998D1
DE3684998D1 DE8686116300T DE3684998T DE3684998D1 DE 3684998 D1 DE3684998 D1 DE 3684998D1 DE 8686116300 T DE8686116300 T DE 8686116300T DE 3684998 T DE3684998 T DE 3684998T DE 3684998 D1 DE3684998 D1 DE 3684998D1
Authority
DE
Germany
Prior art keywords
logically
arithmetic circuit
arithmetic
circuit
logically arithmetic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE8686116300T
Other languages
English (en)
Inventor
Masato C O Patent Di Nagamatsu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Application granted granted Critical
Publication of DE3684998D1 publication Critical patent/DE3684998D1/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/38Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
    • G06F7/48Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
    • G06F7/50Adding; Subtracting
    • G06F7/501Half or full adders, i.e. basic adder cells for one denomination
    • G06F7/503Half or full adders, i.e. basic adder cells for one denomination using carry switching, i.e. the incoming carry being connected directly, or only via an inverter, to the carry output under control of a carry propagate signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/20Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits characterised by logic function, e.g. AND, OR, NOR, NOT circuits
    • H03K19/21EXCLUSIVE-OR circuits, i.e. giving output if input signal exists at only one input; COINCIDENCE circuits, i.e. giving output only if all input signals are identical
    • H03K19/215EXCLUSIVE-OR circuits, i.e. giving output if input signal exists at only one input; COINCIDENCE circuits, i.e. giving output only if all input signals are identical using field-effect transistors

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Computational Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • Computing Systems (AREA)
  • Mathematical Analysis (AREA)
  • Pure & Applied Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Computer Hardware Design (AREA)
  • Mathematical Optimization (AREA)
  • Logic Circuits (AREA)
DE8686116300T 1985-11-26 1986-11-24 Logisch arithmetische schaltung. Expired - Lifetime DE3684998D1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP60265515A JPH07104774B2 (ja) 1985-11-26 1985-11-26 同期式演算回路

Publications (1)

Publication Number Publication Date
DE3684998D1 true DE3684998D1 (de) 1992-05-27

Family

ID=17418225

Family Applications (1)

Application Number Title Priority Date Filing Date
DE8686116300T Expired - Lifetime DE3684998D1 (de) 1985-11-26 1986-11-24 Logisch arithmetische schaltung.

Country Status (4)

Country Link
US (1) US4733365A (de)
EP (1) EP0224841B1 (de)
JP (1) JPH07104774B2 (de)
DE (1) DE3684998D1 (de)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2607538B2 (ja) * 1987-08-28 1997-05-07 株式会社日立製作所 加算回路
US4897809A (en) * 1987-09-14 1990-01-30 Hughes Aircraft Company High speed adder
US4893269A (en) * 1988-04-29 1990-01-09 Siemens Aktiengesellschaft Adder cell for carry-save arithmetic
US5406506A (en) * 1993-11-09 1995-04-11 United Microelectronics Corp. Domino adder circuit having MOS transistors in the carry evaluating paths
US6331188B1 (en) 1994-08-31 2001-12-18 Gore Enterprise Holdings, Inc. Exterior supported self-expanding stent-graft
US9471278B2 (en) * 2014-09-25 2016-10-18 Texas Instruments Incorporated Low area full adder with shared transistors
US10153368B2 (en) * 2017-03-01 2018-12-11 Samsung Electronics Co., Ltd. Unipolar complementary logic

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3843876A (en) * 1973-09-20 1974-10-22 Motorola Inc Electronic digital adder having a high speed carry propagation line
JPS5333026A (en) * 1976-09-09 1978-03-28 Toshiba Corp Coincidence detection circuit
GB2069785B (en) * 1980-02-12 1983-09-01 Philips Electronic Associated Ratioless logic circuit
US4435782A (en) * 1981-06-29 1984-03-06 International Business Machines Corp. Data processing system with high density arithmetic and logic unit
JPS5896347A (ja) * 1981-12-03 1983-06-08 Toshiba Corp 全加算器
US4449197A (en) * 1982-03-10 1984-05-15 Bell Telephone Laboratories, Incorporated One-bit full adder circuit
JPS58211252A (ja) * 1982-06-03 1983-12-08 Toshiba Corp 全加算器
JPS5945720A (ja) * 1982-09-09 1984-03-14 Toshiba Corp Cmos論理回路
US4523292A (en) * 1982-09-30 1985-06-11 Rca Corporation Complementary FET ripple carry binary adder circuit
JPS59139447A (ja) * 1983-01-28 1984-08-10 Matsushita Electric Ind Co Ltd 全加算器
US4559609A (en) * 1983-02-07 1985-12-17 At&T Bell Laboratories Full adder using transmission gates
EP0122946B1 (de) * 1983-04-15 1987-09-09 Deutsche ITT Industries GmbH CMOS-Volladdierstufe
NL8304400A (nl) * 1983-12-22 1985-07-16 Philips Nv Digitale geintegreerde schakeling met complementaire veldeffekttransistoren.

Also Published As

Publication number Publication date
EP0224841A3 (en) 1990-01-10
US4733365A (en) 1988-03-22
EP0224841B1 (de) 1992-04-22
JPH07104774B2 (ja) 1995-11-13
EP0224841A2 (de) 1987-06-10
JPS62125434A (ja) 1987-06-06

Similar Documents

Publication Publication Date Title
DE3670154D1 (de) Elektronisches hubodometer.
KR880700419A (ko) 집적회로
DE3769564D1 (de) Logische schaltung.
KR880700420A (ko) 집적회로
FI870007A0 (fi) Inkontinensskydd jaemte saett foer dess framstaellning.
DE3779784D1 (de) Logische schaltung.
DE3689462D1 (de) Logische Schaltung.
DE3688564D1 (de) Sequentielle logische schaltung.
DE3673816D1 (de) Schnittstellenschaltung.
DE3684798D1 (de) Oszillatorschaltung.
DE3689879D1 (de) Arithmetisch-logische Schaltung.
DE3674527D1 (de) Cmos-schaltung.
DE3684998D1 (de) Logisch arithmetische schaltung.
DE3668522D1 (de) Elektronischer schalter.
NL193232B (nl) Elektronisch samenstel.
DE3686073D1 (de) Logischer schaltkreis.
DE3786072D1 (de) Fliesskomma-arithmetisches geraet.
FI863783A0 (fi) Nytt framstaellningsfoerfarande foer vaermebestaendig transglukosidas.
DE3673138D1 (de) Logische schaltung.
IT8619722A0 (it) Disposizione circuitale.
KR880700546A (ko) 입력회로
KR870003424A (ko) 키 회로
DE3677228D1 (de) Handschuh.
DE3686565D1 (de) Dauertraeger-ueberwachungsschaltung.
FI850689L (fi) Broms vid en laettkonstruerad transportvagn.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee