CN1925151A - 半导体结构及其制造方法 - Google Patents
半导体结构及其制造方法 Download PDFInfo
- Publication number
- CN1925151A CN1925151A CNA2006100908712A CN200610090871A CN1925151A CN 1925151 A CN1925151 A CN 1925151A CN A2006100908712 A CNA2006100908712 A CN A2006100908712A CN 200610090871 A CN200610090871 A CN 200610090871A CN 1925151 A CN1925151 A CN 1925151A
- Authority
- CN
- China
- Prior art keywords
- insulator
- semiconductor structure
- dielectric
- interconnection
- conductive layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
- H01L23/5252—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising anti-fuses, i.e. connections having their state changed from non-conductive to conductive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76844—Bottomless liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims (32)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/207,218 | 2005-08-19 | ||
US11/207,218 US7402463B2 (en) | 2005-08-19 | 2005-08-19 | Adopting feature of buried electrically conductive layer in dielectrics for electrical anti-fuse application |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1925151A true CN1925151A (zh) | 2007-03-07 |
CN100524726C CN100524726C (zh) | 2009-08-05 |
Family
ID=37766690
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2006100908712A Expired - Fee Related CN100524726C (zh) | 2005-08-19 | 2006-06-26 | 半导体结构及其制造方法 |
Country Status (2)
Country | Link |
---|---|
US (3) | US7402463B2 (zh) |
CN (1) | CN100524726C (zh) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102217046A (zh) * | 2008-11-19 | 2011-10-12 | 美光科技公司 | 用于形成导电材料的方法、用于选择性地形成导电材料的方法、用于形成铂的方法及用于形成导电结构的方法 |
CN102623431A (zh) * | 2011-01-29 | 2012-08-01 | 中国科学院微电子研究所 | 半导体器件 |
CN105917461A (zh) * | 2014-02-11 | 2016-08-31 | 英特尔公司 | 具有回填端子的反熔丝 |
Families Citing this family (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7556989B2 (en) * | 2005-03-22 | 2009-07-07 | Samsung Electronics Co., Ltd. | Semiconductor device having fuse pattern and methods of fabricating the same |
US7402463B2 (en) * | 2005-08-19 | 2008-07-22 | International Business Machines Corporation | Adopting feature of buried electrically conductive layer in dielectrics for electrical anti-fuse application |
KR100737155B1 (ko) * | 2006-08-28 | 2007-07-06 | 동부일렉트로닉스 주식회사 | 반도체 소자의 고주파 인덕터 제조 방법 |
US7488682B2 (en) * | 2006-10-03 | 2009-02-10 | International Business Machines Corporation | High-density 3-dimensional resistors |
US7572682B2 (en) * | 2007-05-31 | 2009-08-11 | International Business Machines Corporation | Semiconductor structure for fuse and anti-fuse applications |
US20090108400A1 (en) * | 2007-10-31 | 2009-04-30 | International Business Machines Corporation | Anti-fuse structure including a sense pad contact region and methods for fabrication and programming thereof |
US8772156B2 (en) * | 2008-05-09 | 2014-07-08 | International Business Machines Corporation | Methods of fabricating interconnect structures containing various capping materials for electrical fuse and other related applications |
US7956466B2 (en) * | 2008-05-09 | 2011-06-07 | International Business Machines Corporation | Structure for interconnect structure containing various capping materials for electrical fuse and other related applications |
US7839163B2 (en) * | 2009-01-22 | 2010-11-23 | International Business Machines Corporation | Programmable through silicon via |
US8125048B2 (en) | 2009-10-07 | 2012-02-28 | International Business Machines Corporation | Antifuse structure for in line circuit modification |
US8471356B2 (en) * | 2010-04-16 | 2013-06-25 | International Business Machines Corporation | Programmable anti-fuse structures with conductive material islands |
US9105637B2 (en) | 2012-05-18 | 2015-08-11 | International Business Machines Corporation | Anti-fuse structure and fabrication |
US8637957B1 (en) * | 2012-07-18 | 2014-01-28 | International Business Machines Corporation | Low cost anti-fuse structure |
US8736020B2 (en) | 2012-09-10 | 2014-05-27 | International Business Machines Corporation | Electronic anti-fuse |
US9852981B2 (en) | 2016-04-13 | 2017-12-26 | International Business Machines Corporation | III-V compatible anti-fuses |
US9786595B1 (en) | 2016-05-25 | 2017-10-10 | International Business Machines Corporation | Antifuse having comb-like top electrode |
US11024577B1 (en) | 2020-01-17 | 2021-06-01 | International Business Machines Corporation | Embedded anti-fuses for small scale applications |
US11799001B2 (en) | 2021-03-09 | 2023-10-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Back-end-of-line devices |
US20230069716A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company Limited | Metal interconnect structures and methods of fabricating the same |
US11876047B2 (en) * | 2021-09-14 | 2024-01-16 | International Business Machines Corporation | Decoupled interconnect structures |
US11881431B2 (en) | 2021-11-22 | 2024-01-23 | International Business Machines Corporation | Anti-fuse with laterally extended liner |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5126290A (en) * | 1991-09-11 | 1992-06-30 | Micron Technology, Inc. | Method of making memory devices utilizing one-sided ozone teos spacers |
US5447880A (en) * | 1992-12-22 | 1995-09-05 | At&T Global Information Solutions Company | Method for forming an amorphous silicon programmable element |
US5641985A (en) * | 1994-09-29 | 1997-06-24 | Kawasaki Steel Corporation | Antifuse element and semiconductor device having antifuse elements |
US5789795A (en) * | 1995-12-28 | 1998-08-04 | Vlsi Technology, Inc. | Methods and apparatus for fabricationg anti-fuse devices |
US6265779B1 (en) * | 1998-08-11 | 2001-07-24 | International Business Machines Corporation | Method and material for integration of fuorine-containing low-k dielectrics |
US6486527B1 (en) * | 1999-06-25 | 2002-11-26 | Macpherson John | Vertical fuse structure for integrated circuits containing an exposure window in the layer over the fuse structure to facilitate programming thereafter |
US6294474B1 (en) * | 1999-10-25 | 2001-09-25 | Vanguard International Semiconductor Corporation | Process for controlling oxide thickness over a fusible link using transient etch stops |
US6124194A (en) * | 1999-11-15 | 2000-09-26 | Chartered Semiconductor Manufacturing Ltd. | Method of fabrication of anti-fuse integrated with dual damascene process |
US6380003B1 (en) * | 1999-12-22 | 2002-04-30 | International Business Machines Corporation | Damascene anti-fuse with slot via |
US6335228B1 (en) * | 1999-12-30 | 2002-01-01 | Infineon Technologies North America Corp. | Method for making an anti-fuse |
US6251710B1 (en) * | 2000-04-27 | 2001-06-26 | International Business Machines Corporation | Method of making a dual damascene anti-fuse with via before wire |
AU2001296609A1 (en) * | 2000-10-03 | 2002-04-15 | Broadcom Corporation | High-density metal capacitor using dual-damascene copper interconnect |
US6638794B2 (en) * | 2002-01-04 | 2003-10-28 | Vanguard International Semiconductor Corp. | Method for fabricating an anti-fuse in programmable interconnections |
JP2003249553A (ja) * | 2002-02-26 | 2003-09-05 | Fujitsu Ltd | アンチヒューズ及びその書き込み方法 |
US7300825B2 (en) * | 2004-04-30 | 2007-11-27 | International Business Machines Corporation | Customizing back end of the line interconnects |
US7402463B2 (en) * | 2005-08-19 | 2008-07-22 | International Business Machines Corporation | Adopting feature of buried electrically conductive layer in dielectrics for electrical anti-fuse application |
-
2005
- 2005-08-19 US US11/207,218 patent/US7402463B2/en not_active Expired - Fee Related
-
2006
- 2006-06-26 CN CNB2006100908712A patent/CN100524726C/zh not_active Expired - Fee Related
-
2008
- 2008-06-23 US US12/144,229 patent/US8159042B2/en active Active
-
2009
- 2009-08-14 US US12/541,502 patent/US7927995B2/en not_active Expired - Fee Related
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102217046A (zh) * | 2008-11-19 | 2011-10-12 | 美光科技公司 | 用于形成导电材料的方法、用于选择性地形成导电材料的方法、用于形成铂的方法及用于形成导电结构的方法 |
CN102217046B (zh) * | 2008-11-19 | 2015-04-29 | 美光科技公司 | 用于形成导电材料的方法、用于选择性地形成导电材料的方法、用于形成铂的方法及用于形成导电结构的方法 |
CN102623431A (zh) * | 2011-01-29 | 2012-08-01 | 中国科学院微电子研究所 | 半导体器件 |
CN102623431B (zh) * | 2011-01-29 | 2015-02-25 | 中国科学院微电子研究所 | 半导体器件 |
CN105917461A (zh) * | 2014-02-11 | 2016-08-31 | 英特尔公司 | 具有回填端子的反熔丝 |
CN105917461B (zh) * | 2014-02-11 | 2020-01-21 | 英特尔公司 | 具有回填端子的反熔丝 |
Also Published As
Publication number | Publication date |
---|---|
US20070040276A1 (en) | 2007-02-22 |
US20090305493A1 (en) | 2009-12-10 |
US7927995B2 (en) | 2011-04-19 |
US20080283964A1 (en) | 2008-11-20 |
CN100524726C (zh) | 2009-08-05 |
US7402463B2 (en) | 2008-07-22 |
US8159042B2 (en) | 2012-04-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100524726C (zh) | 半导体结构及其制造方法 | |
US7871923B2 (en) | Self-aligned air-gap in interconnect structures | |
US7365009B2 (en) | Structure of metal interconnect and fabrication method thereof | |
CN101390204B (zh) | 用于金属集成的新颖结构和方法 | |
US7514354B2 (en) | Methods for forming damascene wiring structures having line and plug conductors formed from different materials | |
US20190067089A1 (en) | Structure and formation method of interconnection structure of semiconductor device | |
US20100314765A1 (en) | Interconnection structure of semiconductor integrated circuit and method for making the same | |
US20100051578A1 (en) | Method for fabricating an integrated circuit | |
US9576894B2 (en) | Integrated circuits including organic interlayer dielectric layers and methods for fabricating the same | |
US7781892B2 (en) | Interconnect structure and method of fabricating same | |
US7052990B2 (en) | Sealed pores in low-k material damascene conductive structures | |
US20070257366A1 (en) | Barrier layer for semiconductor interconnect structure | |
JP2005094014A (ja) | 相互接続構造内での低抵抗バイア・コンタクトの形成 | |
US8129842B2 (en) | Enhanced interconnect structure | |
JP5999768B2 (ja) | 半導体装置及びその製造方法 | |
CN101471324B (zh) | 一种超低k互连结构及其制造方法 | |
KR20090024854A (ko) | 반도체 소자의 금속배선 및 그 형성방법 | |
US20060226549A1 (en) | Semiconductor device and fabricating method thereof | |
US7662711B2 (en) | Method of forming dual damascene pattern | |
KR101168507B1 (ko) | 반도체 소자 및 그 형성 방법 | |
US6563221B1 (en) | Connection structures for integrated circuits and processes for their formation | |
KR100731085B1 (ko) | 듀얼 다마신 공정을 이용한 구리 배선 형성 방법 | |
KR20070055910A (ko) | 이중 다마신 기술을 사용하여 비아콘택 구조체를 형성하는방법 | |
KR100770533B1 (ko) | 반도체 소자 및 이를 제조하는 방법 | |
TW511241B (en) | Method of forming a dual damascene via by using a metal hard mask layer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
TR01 | Transfer of patent right |
Effective date of registration: 20171128 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES INC. Address before: American New York Patentee before: Core USA second LLC Effective date of registration: 20171128 Address after: American New York Patentee after: Core USA second LLC Address before: New York grams of Armand Patentee before: International Business Machines Corp. |
|
TR01 | Transfer of patent right | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20090805 Termination date: 20190626 |
|
CF01 | Termination of patent right due to non-payment of annual fee |