CN110660811A - 半导体结构及其制造方法 - Google Patents

半导体结构及其制造方法 Download PDF

Info

Publication number
CN110660811A
CN110660811A CN201810686336.6A CN201810686336A CN110660811A CN 110660811 A CN110660811 A CN 110660811A CN 201810686336 A CN201810686336 A CN 201810686336A CN 110660811 A CN110660811 A CN 110660811A
Authority
CN
China
Prior art keywords
layer
substrate
base
doped region
emitter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN201810686336.6A
Other languages
English (en)
Inventor
马瑞吉
杨国裕
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
United Microelectronics Corp
Original Assignee
United Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by United Microelectronics Corp filed Critical United Microelectronics Corp
Priority to CN202010333470.5A priority Critical patent/CN111554734A/zh
Priority to CN201810686336.6A priority patent/CN110660811A/zh
Priority to US16/054,963 priority patent/US10636892B2/en
Publication of CN110660811A publication Critical patent/CN110660811A/zh
Priority to US16/808,201 priority patent/US11152485B2/en
Priority to US16/808,180 priority patent/US11152484B2/en
Priority to US16/811,830 priority patent/US11094599B2/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1203Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8248Combination of bipolar and field-effect technology
    • H01L21/8249Bipolar and MOS technology
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/84Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0611Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region
    • H01L27/0617Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type
    • H01L27/0623Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type in combination with bipolar transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1218Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition or structure of the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0649Dielectric regions, e.g. SiO2 regions, air gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0821Collector regions of bipolar transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1025Channel region of field-effect devices
    • H01L29/1029Channel region of field-effect devices of field-effect transistors
    • H01L29/1033Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42304Base electrodes for bipolar transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • H01L29/66242Heterojunction transistors [HBT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • H01L29/66272Silicon vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/73Bipolar junction transistors
    • H01L29/732Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/73Bipolar junction transistors
    • H01L29/737Hetero-junction transistors
    • H01L29/7371Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78603Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the insulating substrate or support

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Bipolar Transistors (AREA)

Abstract

本发明公开一种半导体结构及其制造方法,该半导体结构包括基底、互补式金属氧化物半导体元件与双极结晶体管。互补式金属氧化物半导体元件包括设置在基底上的N型金属氧化物半导体晶体管与P型金属氧化物半导体晶体管。双极结晶体管包括集极、基极与射极。集极设置在基底中。基极设置在基底上。射极设置在基极上。NMOS晶体管的通道的顶面、PMOS晶体管的通道的顶面与双极结晶体管的集极的顶面等高。上述半导体结构可具有较佳的整体效能。

Description

半导体结构及其制造方法
技术领域
本发明涉及一种半导体结构及其制造方法,且特别是涉及一种可具有较佳整体效能的半导体结构。
背景技术
在一些半导体结构的应用中,半导体结构会整合多种半导体元件。举例来说,射频前端模块(radio frequency front-end module,RF FEM)可整合射频开关(RF switch)、低噪声放大器(low-noise amplifier,LNA)与功率放大器(power amplifier,PA)于其中。因此,如何有效提升半导体结构的整体效能为目前积极努力的目标。
发明内容
本发明的目的在于提出一种半导体结构,其可具有较佳的整体效能。
为达上述目的,本发明提供一种半导体结构,包括基底、互补式金属氧化物半导体(complementary metal oxide semiconductor,CMOS)元件与双极结晶体管(bipolarJunction transistor,BJT)。互补式金属氧化物半导体元件包括设置在基底上的N型金属氧化物半导体(N-type metal oxide semiconductor,NMOS)晶体管与P型金属氧化物半导体(P-type metal oxide semiconductor,PMOS)晶体管。双极结晶体管包括集极(collector)、基极(base)与射极(emitter)。集极设置在基底中。基极设置在基底上。射极设置在基极上。NMOS晶体管的通道的顶面、PMOS晶体管的通道的顶面与双极结晶体管的集极的顶面等高。
依照本发明的一实施例所述,在上述半导体结构中,基底可包括绝缘层与位于绝缘层上的半导体层。集极可设置在半导体层中。
依照本发明的一实施例所述,在上述半导体结构中,双极结晶体管例如是异质结双极晶体管(heterojunction bipolar transistor,HBT)。
依照本发明的一实施例所述,在上述半导体结构中,集极与射极可具有第一导电型,且基极可具有第二导电型。
依照本发明的一实施例所述,在上述半导体结构中,集极可包括重掺杂区与轻掺杂区。重掺杂区位于基底中。轻掺杂区位于基底中,且位于重掺杂区与基极之间。
依照本发明的一实施例所述,在上述半导体结构中,还可包括第一掺杂区与第二掺杂区。第一掺杂区与第二掺杂区位于射极两侧的基极中,且具有第二导电型。
依照本发明的一实施例所述,在上述半导体结构中,还可包括保护层。保护层位于基极与射极之间,且具有开口。射极穿过开口,且连接至基极。
依照本发明的一实施例所述,在上述半导体结构中,还可包括间隙壁。间隙壁设置在射极的侧壁上。
依照本发明的一实施例所述,在上述半导体结构中,还可包括高电阻率材料层(high resistivity material layer)。高电阻率材料层设置在CMOS元件与双极结晶体管上方。
依照本发明的一实施例所述,在上述半导体结构中,高电阻率材料层的电阻率例如是大于4000欧姆·厘米(Ω·cm)。
依照本发明的一实施例所述,在上述半导体结构中,高电阻率材料层的材料例如是高电阻率硅、玻璃、石英或聚合物材料。
本发明提供一种半导体结构的制造方法,包括以下步骤。提供基底。在基底上形成CMOS元件。CMOS包括设置在基底上的NMOS晶体管与PMOS晶体管。在基底上形成双极结晶体管。双极结晶体管包括集极、基极与射极。集极设置在基底中。基极设置在基底上。射极设置在基极上。NMOS晶体管的通道的顶面、PMOS晶体管的通道的顶面与双极结晶体管的集极的顶面等高。
依照本发明的一实施例所述,在上述半导体结构的制造方法中,双极结晶体管例如是异质结双极晶体管(HBT)。
依照本发明的一实施例所述,在上述半导体结构的制造方法中,集极与射极可具有第一导电型,且基极可具有第二导电型。
依照本发明的一实施例所述,在上述半导体结构的制造方法中,集极的形成方法可包括以下步骤。在基底中形成重掺杂区。在重掺杂区与基极之间的基底中形成轻掺杂区。
依照本发明的一实施例所述,在上述半导体结构的制造方法中,还可包括在射极两侧的基极中形成具有第二导电型的第一掺杂区与第二掺杂区。
依照本发明的一实施例所述,在上述半导体结构的制造方法中,还可包括在基极与射极之间形成具有开口的保护层。射极穿过开口,且连接至基极。
依照本发明的一实施例所述,在上述半导体结构的制造方法中,还可包括在射极的侧壁上形成间隙壁。
依照本发明的一实施例所述,在上述半导体结构的制造方法中,还可包括在CMOS元件与双极结晶体管上方形成高电阻率材料层。
依照本发明的一实施例所述,在上述半导体结构的制造方法中,基底例如是绝缘体上有半导体(semiconductor on insulator,SOI)基底。SOI基底可包括基底层、绝缘层与半导体层。绝缘层设置在基底层上。半导体层设置在绝缘层上。集极可设置在半导体层中。在形成高电阻率材料层之后,可移除基底层。
基于上述,在本发明所提出的半导体结构及其制造方法中,由于NMOS晶体管的通道的顶面、PMOS晶体管的通道的顶面与双极结晶体管的集极的顶面等高,因此可有效地将CMOS元件与双极结晶体管进行整合,进而提升半导体结构的整体效能。
为让本发明的上述特征和优点能更明显易懂,下文特举实施例,并配合所附的附图作详细说明如下。
附图说明
图1A至图1M为本发明一实施例的半导体结构的制造流程剖视图。
符号说明
100:基底
100a:基底层
100b:绝缘层
100c:半导体层
102、106:导体层
104、108、178、188:介电层
110、112、138:间隙壁
114、116、118、120、144、146:掺杂区
122、124、134:保护层
126:图案化光致抗蚀剂层
128:集极
128a:重掺杂区
128b:轻掺杂区
130:基极层
130a:基极
132:开口
136:射极层
136a:射极
140、142:N型掺杂区
148、150:P型掺杂区
152、154、156、158、160、162、164、166、168、182、184、186:金属硅化物层
170:双极结晶体管
172:CMOS元件
174:NMOS晶体管
176:PMOS晶体管
180:高电阻率材料层
190:外部电路
C1、C2:通道
IS1~IS9:内连线结构
ST:隔离结构
具体实施方式
图1A至图1M为本发明一实施例的半导体结构的制造流程剖视图。
请参照图1A,提供基底100。基底100具有彼此相对的第一面S1与第二面S2。第一面S1与第二面S2可为基底100的正面与背面中的一者与另一者。在本实施例中,第一面S1是以基底100的正面为例,且第二面S2是以基底100的背面为例,但本发明并不以此为限。
在本实施例中,基底100是以SOI基底为例,但本发明并不以此为限。SOI基底可为完全空乏型SOI(fully depleted SOI,FD SOI)基底或部分空乏型SOI(partiallydepleted SOI,PD SOI)基底。基底100可包括基底层100a、绝缘层100b与半导体层100c。基底层100a的材料例如是半导体材料,如硅。绝缘层100b设置在基底层100a上。绝缘层100b的材料例如是氧化硅。半导体层100c设置在绝缘层100b上。半导体层106的材料例如是硅。此外,在基底100中可形成有隔离结构ST。隔离结构ST例如是浅沟槽隔离结构(STI)。隔离结构ST的材料例如是氧化硅。
在基底100的第一面S1上可形成有导体层102、介电层104、导体层106、介电层108。导体层102与导体层106分别设置在基底100上。在本实施例中,导体层102与导体层106分别可设置在半导体层100c上。导体层102与导体层106分别可作为栅极。导体层102与导体层106的材料例如分别是掺杂多晶硅。介电层104设置在导体层102与基底100之间。介电层108设置在导体层106与基底100之间。介电层104与介电层108分别可作为栅介电层。介电层104与介电层108的材料例如分别是氧化硅。
此外,在导体层102的侧壁上可形成有间隙壁110,且在导体层106的侧壁上可形成有间隙壁112。间隙壁110与间隙壁112分别可为单层结构或多层结构。间隙壁110与间隙壁112的材料例如分别是氮化硅、氧化硅或其组合。
另外,在基底100中可形成有掺杂区114、掺杂区116、掺杂区118与掺杂区120。在本实施例中,掺杂区114、掺杂区116、掺杂区118与掺杂区120分别可设置在半导体层100c中。掺杂区114、掺杂区116、掺杂区118与掺杂区120分别可用以作为轻掺杂漏极(lightlydoped drain,LDD)。掺杂区114与掺杂区116分别是以具有N型导电型为例,且掺杂区118与掺杂区120分别是以具有P型导电型为例,但本发明并不以此为限。
请参照图1B,可在基底100上形成保护层122。保护层122的材料例如是氧化硅。保护层122的形成方法例如是化学气相沉积法(CVD)。
接着,可在保护层122上形成保护层124。保护层124的材料例如是多晶硅。保护层124的形成方法例如是化学气相沉积法。
然后,可在保护层124上形成图案化光致抗蚀剂层126。图案化光致抗蚀剂层126暴露出部分保护层124。图案化光致抗蚀剂层126例如是通过光刻制作工艺所形成。
接下来,移除图案化光致抗蚀剂层126所暴露出的保护层124。保护层124的移除方法例如是湿式蚀刻法或干式蚀刻法。
之后,在图案化光致抗蚀剂层126所暴露出的区域中的基底100中形成集极128。在本实施例中,集极128可形成在半导体层100c中。集极128的形成方法例如是以图案化光致抗蚀剂层126作为掩模,对半导体层100c进行离子注入制作工艺。
集极128的形成方法可包括以下步骤。以图案化光致抗蚀剂层126作为掩模,在基底100中形成重掺杂区128a。接着,以图案化光致抗蚀剂层126作为掩模,在重掺杂区128a上方的基底100中形成轻掺杂区128b。集极128可包括重掺杂区128a与轻掺杂区128b。相较于重掺杂区128a,轻掺杂区128b更接近而基底100的第一面S1。在本实施例中,虽然是以先形成重掺杂区128a,再形成轻掺杂区128b为例,但本发明并不以此为限。在另一实施例中,可先形成轻掺杂区128b,再形成重掺杂区128a。
集极128可具有第一导电型。以下,所记载的第一导电型与第二导电型可分别为N型导电型与P型导电型中的一者与另一者。在本实施例中,第一导电型是以N型导电型为例,且第二导电型是以P型导电型为例,但本发明并不以此为限。
请参照图1C,移除图案化光致抗蚀剂层126。图案化光致抗蚀剂层126的移除方法例如是干式去光致抗蚀剂法(dry strip method)或湿式去光致抗蚀剂法(wet stripmethod)。
接着,移除保护层124所暴露出的保护层122,而暴露出基底100。保护层122的移除方法例如是湿式蚀刻法。湿式蚀刻法所使用的蚀刻剂例如是稀释氢氟酸。
然后,可在保护层124与基底100上形成基极层130。基极层130可具有第二导电型(如,P型)。基极层130的材料可为经掺杂的半导体材料,如经掺杂的III-V族半导体材料。在本实施例中,基极层130的材料是以经掺杂的SiGe为例,但本发明并不以此为限。基极层130的形成方法例如是临场掺杂(in-situ doping)的外延成长法。
请参照图1D,可在基极层130上形成具有开口132的保护层134。开口132暴露出集极128上方的部分基极层130。保护层134可为单层结构或多层结构。保护层134的材料例如是氧化硅、氮化硅或其组合。保护层134的形成方法例如是先通过化学气相沉积法形成保护材料层(未示出),再通过光刻制作工艺与蚀刻制作工艺对保护材料层进行图案化。
然后,可在保护层134与基极层130上形成射极层136。射极层136穿过开口132,且连接至基极层130。射极层136可具有第一导电型(如,N型)。射极层136的材料例如是经掺杂的半导体材料。在本实施例中,射极层136的材料是以掺杂多晶硅为例,但本发明并不以此为限。掺杂多晶硅的形成方法例如是使用临场(in-situ)掺杂的化学气相沉积法或先形成未掺杂多晶硅,再对未掺杂多晶硅进行掺杂。
请参照图1E,可对射极层136进行图案化制作工艺,而形成射极136a。对射极层136所进行的图案化制作工艺例如是组合使用光刻制作工艺与蚀刻制作工艺。
接着,可在射极136a的侧壁上形成间隙壁138。间隙壁138可为单层结构或多层结构。间隙壁138的材料例如是氮化硅、氧化硅或其组合。
然后,可移除未被射极136a与间隙壁138覆盖的保护层134。未被射极136a与间隙壁138覆盖的保护层134的移除方法例如是干式蚀刻法或湿式蚀刻法。
请参照图1F,可对基极层130进行图案化制作工艺,而形成基极130a。对基极层130所进行的图案化制作工艺例如是组合使用光刻制作工艺与蚀刻制作工艺。
接着,可移除未被基极130a覆盖的保护层124。未被基极130a覆盖的保护层124的移除方法例如是湿式蚀刻法或干式蚀刻法。
请参照图1G,可在导体层102两侧的基底100中形成N型掺杂区140与N型掺杂区142。在本实施例中,N型掺杂区140与N型掺杂区142可形成在导体层102两侧的半导体层100c中。N型掺杂区140与N型掺杂区142的掺杂浓度可大于掺杂区114与掺杂区116的掺杂浓度。N型掺杂区140与N型掺杂区142可使用离子注入掩模进行离子注入制作工艺而形成。
接着,可在射极136a两侧的基极130a中形成具有第二导电型(如,P型)的掺杂区144与掺杂区146。掺杂区144与掺杂区146的掺质浓度可大于基极130a的掺质浓度。另外,可在导体层106两侧的基底100中形成P型掺杂区148与P型掺杂区150。在本实施例中,P型掺杂区148与P型掺杂区150可形成在导体层106两侧的半导体层100c中。P型掺杂区148与P型掺杂区150的掺杂浓度可大于掺杂区118与掺杂区120的掺杂浓度。
在本实施例中,由于掺杂区144与掺杂区146是以P型导电型为例,因此掺杂区144与掺杂区146以及P型掺杂区148与P型掺杂区150可使用相同的离子注入掩模进行离子注入制作工艺而形成,但本发明并不以此为限。在另一实施例中,掺杂区144与掺杂区146以及P型掺杂区148与P型掺杂区150也可分别形成。
此外,所述技术领域具有通常知识者可依据制作工艺需求来调整N型掺杂区140、N型掺杂区142、掺杂区144、掺杂区146、P型掺杂区148与P型掺杂区150的形成顺序,本发明并不限于上述实施例所揭示的内容。
请参照图1H,可移除未被P型掺杂区148与P型掺杂区150覆盖的保护层122。未被P型掺杂区148与P型掺杂区150覆盖的保护层122的移除方法例如是湿式蚀刻法。湿式蚀刻法所使用的蚀刻剂例如是稀释氢氟酸。
接着,可分别在射极136a、掺杂区144、掺杂区146、导体层102、N型掺杂区140、N型掺杂区142、导体层106、P型掺杂区148与P型掺杂区150上形成金属硅化物层152、金属硅化物层154、金属硅化物层156、金属硅化物层158、金属硅化物层160、金属硅化物层162、金属硅化物层164、金属硅化物层166与金属硅化物层168。金属硅化物层152、金属硅化物层154、金属硅化物层156、金属硅化物层158、金属硅化物层160、金属硅化物层162、金属硅化物层164、金属硅化物层166与金属硅化物层168的材料例如是硅化钴(cobalt silicide)或硅化镍(nickel silicide)。金属硅化物层152、金属硅化物层154、金属硅化物层156、金属硅化物层158、金属硅化物层160、金属硅化物层162、金属硅化物层164、金属硅化物层166与金属硅化物层168的形成方法例如是进行自动对准金属硅化物制作工艺(salicidationprocess)。
此外,通过上述方法可在基底100的第一面S1形成双极结晶体管170与CMOS元件172,但本发明的双极结晶体管170与CMOS元件172的制造方法并不以此为限。本实施例的半导体结构可应用于射频前端模块(RFFEM)。当本实施例的半导体结构应用于射频前端模块时,CMOS元件172可用于形成射频开关(RF switch),且双极结晶体管170可用于形成功率放大器(PA)。
双极结晶体管170位于基底100的第一面S1。双极结晶体管170包括集极128、基极130a与射极136a。双极结晶体管170例如是异质结双极晶体管(HBT)。集极128设置在基底100中。在本实施例中,集极128可设置在半导体层100c中。集极128可包括重掺杂区128a与轻掺杂区128b。重掺杂区128a位于基底100中。轻掺杂区128b位于基底100中,且位于重掺杂区128a与基极130a之间。基极130a设置在基底100上。射极136a设置在基极130a上。射极136a穿过保护层134的开口132,且连接至基极130a。集极128与射极136a可具有第一导电型,且基极130a可具有第二导电型。
CMOS元件172位于基底100的第一面S1。CMOS元件172包括设置在基底100上的NMOS晶体管174与PMOS晶体管176。
NMOS晶体管174可包括导体层102、介电层104、N型掺杂区140与N型掺杂区142,且还可包括掺杂区114、掺杂区116、间隙壁110、金属硅化物层158、金属硅化物层160与金属硅化物层162中的至少一者。导体层102设置在基底100上。NMOS晶体管174的通道C1可位于导体层102下方的基底100中。介电层104设置在导体层102与基底100之间。N型掺杂区140与N型掺杂区142设置在导体层102两侧的基底100中。N型掺杂区140与N型掺杂区142分别可作为源极与漏极中的一者与另一者。在本实施例中,是以N型掺杂区140作为源极为例,且是以N型掺杂区142作为漏极为例,但本发明并不以此为限。掺杂区114位于N型掺杂区140与通道C1之间。掺杂区116位于N型掺杂区142与通道C1之间。间隙壁110设置于导体层102的侧壁上。金属硅化物层158、金属硅化物层160与金属硅化物层162分别位于导体层102、N型掺杂区140与N型掺杂区142上。
PMOS晶体管176可包括导体层106、介电层108、P型掺杂区148与P型掺杂区150,且还可包括掺杂区118、掺杂区120、间隙壁112、金属硅化物层164、金属硅化物层166与金属硅化物层168中的至少一者。导体层106设置在基底100上。PMOS晶体管176的通道C2可位于导体层106下方的基底100中。介电层108设置在导体层106与基底100之间。P型掺杂区148与P型掺杂区150设置在导体层106两侧的基底100中。P型掺杂区148与P型掺杂区150分别可作为源极与漏极中的一者与另一者。在本实施例中,是以P型掺杂区148作为源极为例,且是以P型掺杂区150作为漏极为例,但本发明并不以此为限。掺杂区118位于P型掺杂区148与通道C2之间。掺杂区120位于P型掺杂区150与通道C2之间。间隙壁112设置于导体层106的侧壁上。金属硅化物层164、金属硅化物层166与金属硅化物层168分别位于导体层106、P型掺杂区148与P型掺杂区150上。
在本实施例中,虽然是以PMOS晶体管176位于NMOS晶体管174与双极结晶体管170之间为例,但本发明并不以此为限。所属技术领域具有通常知识者可依据产品需求调整双极结晶体管170、NMOS晶体管174与PMOS晶体管176的设置方式。
此外,NMOS晶体管174的通道C1的顶面、PMOS晶体管176的通道C2的顶面与双极结晶体管170的集极128的顶面等高,因此可有效地将CMOS元件172与双极结晶体管170进行整合,进而提升半导体结构的整体效能。在本实施例中,NMOS晶体管174的通道C1的顶面、PMOS晶体管176的通道C2的顶面与双极结晶体管170的集极128的顶面例如是位于基底100的第一面S1。
请参照图1I,可形成覆盖双极结晶体管170与CMOS元件172的介电层178。介电层178可为多层结构。介电层178的材料例如是氧化硅。介电层178的形成方法例如是化学气相沉积法。
接着,在基底100的第一面S1形成电连接至基极130a的内连线结构IS1。内连线结构IS1可经由金属硅化物156与掺杂区146电连接至基极130a。可在基底100的第一面S1形成电连接至射极136a的内连线结构IS2。内连线结构IS2可经由金属硅化物152电连接至射极136a。可在基底100的第一面S1形成电连接至导体层102的内连线结构IS3。内连线结构IS3可经由金属硅化物158电连接至导体层102。可在基底100的第一面S1形成电连接至N型掺杂区140的内连线结构IS4。内连线结构IS4可经由金属硅化物160电连接至N型掺杂区140。可在基底100的第一面S1形成电连接至导体层106的内连线结构IS5。内连线结构IS5可经由金属硅化物164电连接至导体层106。可在基底100的第一面S1形成电连接至P型掺杂区148的内连线结构IS6。内连线结构IS6可经由金属硅化物166电连接至P型掺杂区148。内连线结构IS1至内连线结构IS6分别可包括接触窗、导线或其组合。内连线结构IS1至内连线结构IS6可为多层内连线结构。内连线结构IS1至内连线结构IS6的材料例如是钨、铜、铝或其组合。内连线结构IS1至内连线结构IS6可利用金属内连线制作工艺形成在介电层178中。
请参照图1J,可在CMOS元件172与双极结晶体管170上方形成高电阻率材料层180。当本实施例的半导体结构应用于射频前端模块时,高电阻率材料层180可用以降低噪声(noise)。高电阻率材料层180的电阻率例如是大于4000欧姆·厘米(Ω·cm)。高电阻率材料层180的材料例如是高电阻率硅、玻璃、石英或聚合物材料(如,塑胶材料)。高电阻率材料层180的形成方法例如是翻转经上述处理的晶片,且将上述半导体结构接合至高电阻率材料层180。在本实施例中,是以将半导体结构的介电层178接合至高电阻率材料层180为例,但本发明并不以此为限。
请参照图1K,可移除基底层100a。基底层100a的移除方法例如是研磨法、湿式蚀刻法或其组合。
请参照图1L,可对绝缘层100b进行图案化制作工艺,而暴露出集极128、N型掺杂区142与P型掺杂区150。对绝缘层100b所进行的图案化制作工艺例如是组合使用光刻制作工艺与蚀刻制作工艺。
接着,可分别在绝缘层100b所暴露出的集极128、N型掺杂区142与P型掺杂区150上形成金属硅化物层182、金属硅化物层184与金属硅化物层186。金属硅化物层182、金属硅化物层184与金属硅化物层186的材料例如是硅化钴或硅化镍。金属硅化物层182、金属硅化物层184与金属硅化物层186的形成方法例如是进行自动对准金属硅化物制作工艺。
此外,双极结晶体管170还可包括设置在绝缘层100b所暴露出的集极128上的金属硅化物层182。NMOS晶体管174还可包括设置在绝缘层100b所暴露出的N型掺杂区142上的金属硅化物层184。PMOS晶体管176还可包括设置在绝缘层100b所暴露出的P型掺杂区150上的金属硅化物层186。
请参照图1M,可形成覆盖绝缘层100b、金属硅化物层182、金属硅化物层184与金属硅化物层186的介电层188。介电层188的材料例如是氧化硅。介电层188的形成方法例如是化学气相沉积法。
接着,在基底100的第二面S2形成电连接至集极128的内连线结构IS7。内连线结构IS7可经由金属硅化物182电连接至集极128。可在基底100的第二面S2形成电连接至N型掺杂区142的内连线结构IS8。内连线结构IS8可经由金属硅化物184电连接至N型掺杂区142。可在基底100的第二面S2形成电连接至P型掺杂区150的内连线结构IS9。内连线结构IS9可经由金属硅化物186电连接至P型掺杂区150。内连线结构IS7至内连线结构IS9分别可包括接触窗、导线或其组合。内连线结构IS7至内连线结构IS9分别可为单层内连线结构或多层内连线结构。内连线结构IS7至内连线结构IS9的材料例如是钨、铜、铝或其组合。内连线结构IS7至内连线结构IS9可利用金属内连线制作工艺形成在介电层188中,且可延伸至介电层188上。
此外,内连线结构IS1至内连线结构IS6还可分别延伸至基底100的第二面S2。内连线结构IS1至内连线结构IS9可分别在基底100的第二面S2电连接至外部电路190。如此一来,外部电路190可电连接至内连线结构IS1至内连线结构IS9,以分别提供电压至双极结晶体管170与CMOS元件172中所对应的电极。外部电路190电连接到内连线结构IS1至内连线结构IS9的方法可采用所属技术领域所周知的电连接方法,在此不再进行说明。
此外,在图1I至图1M的剖视图中,以虚线绘示的内连线结构为不位于此剖面上的内连线结构。在本实施例中,内连线结构IS1至内连线结构IS9的层数与布局(layout)并不限于附图所绘示的内容,所属技术领域中具有通常知识者可依据产品需求来调整内连线结构IS1至内连线结构IS9的层数与布局。
基于上述可知,内连线结构IS1与内连线结构IS7分别电连接至基极130a与集极128,且部分内连线结构IS1与内连线结构IS7位于基底100的不同面。因此,可降低双极结晶体管170中的基极130a与集极128之间的电容,进而提升半导体结构的整体效能。
此外,内连线结构IS2与内连线结构IS7分别电连接至射极136a与集极128,且部分内连线结构IS2与内连线结构IS7位于基底100的不同面。因此,可降低双极结晶体管170中的射极136a与集极128之间的电容,以进一步提升半导体结构的整体效能。
另外,内连线结构IS4与内连线结构IS8分别电连接至N型掺杂区140(源极)与N型掺杂区142(漏极),且部分内连线结构IS4与内连线结构IS8位于基底100的不同面。因此,可降低NMOS晶体管174中的源极与漏极之间的电容,以进一步提升半导体结构的整体效能。
另一方面,内连线结构IS6与内连线结构IS9分别电连接至P型掺杂区148(源极)与P型掺杂区150(漏极),且部分内连线结构IS6与内连线结构IS9位于基底100的不同面。因此,可降低PMOS晶体管176中的源极与漏极之间的电容,以进一步提升半导体结构的整体效能。
请参照图1K,在一实施例中,半导体结构包括基底100、CMOS元件172与双极结晶体管170,且还可包括掺杂区144与掺杂区146、保护层134、间隙壁138与高电阻率材料层180中的至少一者。基底100可包括绝缘层100b与位于绝缘层100b上的半导体层100c。
CMOS元件172包括设置在基底100上的NMOS晶体管174与PMOS晶体管176。NMOS晶体管174与PMOS晶体管176的详细内容可参照上述实施例,在此不再重复说明。
双极结晶体管170包括集极128、基极130a与射极136a。双极结晶体管170例如是异质结双极晶体管(HBT)。集极128设置在基底100中。在本实施例中,集极128可设置在半导体层100c中。集极128可包括重掺杂区128a与轻掺杂区128b。重掺杂区128a位于基底100中。轻掺杂区128b位于基底100中,且位于重掺杂区128a与基极130a之间。基极130a设置在基底100上。射极136a设置在基极130a上。NMOS晶体管174的通道C1的顶面、PMOS晶体管176的通道C2的顶面与双极结晶体管170的集极128的顶面等高。集极128与射极136a可具有第一导电型(如,N型),且基极130a可具有第二导电型(如,P型)。双极结晶体管170的详细内容可参照上述实施例,在此不再重复说明。
掺杂区144与掺杂区146位于射极136a两侧的基极130a中,且具有第二导电型(如,P型)。保护层134位于基极130a与射极136a之间,且具有开口132。射极136a穿过开口132,且连接至基极130a。间隙壁138设置在射极136a的侧壁上。高电阻率材料层180设置于CMOS元件172与双极结晶体管170上方。高电阻率材料层的电阻率例如是大于4000欧姆·厘米(Ω·cm)。高电阻率材料层180的材料例如是高电阻率硅、玻璃、石英或聚合物材料(如,塑胶材料)。
此外,图1K的半导体结构中的各构件的材料、设置方式、形成方法与功效等,已于上述实施例中进行详尽地说明,在此不再重复说明。
基于上述实施例可知,在图1K的半导体结构及其制造方法中,由于NMOS晶体管174的通道C1的顶面、PMOS晶体管176的通道C2的顶面与双极结晶体管170的集极128的顶面等高,因此可有效地将CMOS元件172与双极结晶体管170进行整合,进而提升半导体结构的整体效能。
请参照图1M,在一实施例中,半导体结构包括基底100、双极结晶体管170、内连线结构IS1与内连线结构IS7,且还可包括CMOS元件172、内连线结构IS2至内连线结构IS6、内连线结构IS8、内连线结构IS9、掺杂区144与掺杂区146、保护层134、间隙壁138与高电阻率材料层180中的至少一者。基底100具有彼此相对的第一面S1与第二面S2。基底100可包括绝缘层100b与位于绝缘层100b上的半导体层100c。
双极结晶体管170位于基底100的第一面S1。双极结晶体管170包括集极128、基极130a与射极136a。双极结晶体管170例如是异质结双极晶体管(HBT)。集极128设置在基底100中。基极130a设置在基底100上。在本实施例中,集极128可设置在半导体层100c中。集极128可包括重掺杂区128a与轻掺杂区128b。重掺杂区128a位于基底100中。轻掺杂区128b位于基底100中,且位于重掺杂区128a与基极130a之间。射极136a设置在基极130a上。集极128与射极136a可具有第一导电型(如,N型),且基极130a可具有第二导电型(如,P型)。双极结晶体管170的详细内容可参照上述实施例,在此不再重复说明。
CMOS元件172位于基底100的第一面S1。CMOS元件172可包括NMOS晶体管174与PMOS晶体管176。NMOS晶体管174与PMOS晶体管176的详细内容可参照上述实施例,在此不再重复说明。此外,在本实施例中,双极结晶体管170与CMOS元件172的结构虽然揭露如上,但本发明并不以此为限。
内连线结构IS1至内连线结构IS6可分别位于基底100的第一面S1,且可分别电连接至基极130a、射极136a、导体层102、N型掺杂区140、导体层106与P型掺杂区148。内连线结构IS7至内连线结构IS9可分别位于基底100的第二面S2,且可分别电连接至集极128、N型掺杂区142与P型掺杂区150。内连线结构IS1至内连线结构IS6还可分别延伸至基底100的第二面S2。内连线结构IS1至内连线结构IS9可分别在基底100的第二面S2电连接至外部电路190。
掺杂区144与掺杂区146位于射极136a两侧的基极130a中,且具有第二导电型(如,P型)。内连线结构IS1可电连接至掺杂区144或掺杂区146。保护层134位于基极130a与射极136a之间,且具有开口132。射极136a穿过开口132,且连接至基极130a。间隙壁138设置在射极136a的侧壁上。高电阻率材料层180设置于CMOS元件172与双极结晶体管170上方。高电阻率材料层的电阻率例如是大于4000欧姆·厘米(Ω·cm)。高电阻率材料层180的材料例如是高电阻率硅、玻璃、石英或聚合物材料(如,塑胶材料)。
此外,图1M的半导体结构中的各构件的材料、设置方式、形成方法与功效等,已于上述实施例中进行详尽地说明,在此不再重复说明。
基于上述实施例可知,在图1M的半导体结构及其制造方法中,内连线结构IS1与内连线结构IS7分别电连接至基极130a与集极128,且部分内连线结构IS1与内连线结构IS7位于基底100的不同面。因此,可降低双极结晶体管170中的基极130a与集极128之间的电容,进而提升半导体结构的整体效能。
综上所述,在一实施例的半导体结构及其制造方法中,可有效地将半导体结构中的CMOS元件与双极结晶体管进行整合,进而提升半导体结构的整体效能。在一实施例的半导体结构及其制造方法中,可降低半导体结构的双极结晶体管中的基极与集极之间的电容,进而提升半导体结构的整体效能。
虽然结合以上实施例公开了本发明,然而其并非用以限定本发明,任何所属技术领域中具有通常知识者,在不脱离本发明的精神和范围内,可作些许的更动与润饰,故本发明的保护范围应当以附上的权利要求所界定的为准。

Claims (20)

1.一种半导体结构,其特征在于,包括:
基底;
互补式金属氧化物半导体元件,包括设置在所述基底上的N型金属氧化物半导体晶体管与P型金属氧化物半导体晶体管;以及
双极结晶体管,包括:
集极,设置在所述基底中;
基极,设置在所述基底上;以及
射极,设置在所述基极上,其中
所述N型金属氧化物半导体晶体管的通道的顶面、所述P型金属氧化物半导体晶体管的通道的顶面与所述双极结晶体管的所述集极的顶面等高。
2.根据权利要求1所述的半导体结构,其特征在于,所述基底包括绝缘层与位于所述绝缘层上的半导体层,且所述集极设置在所述半导体层中。
3.根据权利要求1所述的半导体结构,其特征在于,所述双极结晶体管包括异质结双极晶体管。
4.根据权利要求1所述的半导体结构,其特征在于,所述集极与所述射极具有第一导电型,且所述基极具有第二导电型。
5.根据权利要求4所述的半导体结构,其特征在于,所述集极包括:
重掺杂区,位于所述基底中;以及
轻掺杂区,位于所述基底中,且位于所述重掺杂区与所述基极之间。
6.根据权利要求4所述的半导体结构,其特征在于,还包括:
第一掺杂区与第二掺杂区,位于所述射极两侧的所述基极中,且具有所述第二导电型。
7.根据权利要求1所述的半导体结构,其特征在于,还包括:
保护层,位于所述基极与所述射极之间,且具有开口,其中所述射极穿过所述开口,且连接至所述基极。
8.根据权利要求1所述的半导体结构,其特征在于,还包括:
间隙壁,设置在所述射极的侧壁上。
9.根据权利要求1所述的半导体结构,其特征在于,还包括:
高电阻率材料层,设置在所述互补式金属氧化物半导体元件与所述双极结晶体管上方。
10.根据权利要求9所述的半导体结构,其特征在于,所述高电阻率材料层的电阻率大于4000欧姆·厘米。
11.根据权利要求9所述的半导体结构,其特征在于,所述高电阻率材料层的材料包括高电阻率硅、玻璃、石英或聚合物材料。
12.一种半导体结构的制造方法,其特征在于,包括:
提供基底;
在所述基底上形成互补式金属氧化物半导体元件,其中所述互补式金属氧化物半导体包括设置在所述基底上的N型金属氧化物半导体晶体管与P型金属氧化物半导体晶体管;以及
在所述基底上形成双极结晶体管,其中所述双极结晶体管包括:
集极,设置在所述基底中;
基极,设置在所述基底上;以及
射极,设置在所述基极上,其中
所述N型金属氧化物半导体晶体管的通道的顶面、所述P型金属氧化物半导体晶体管的通道的顶面与所述双极结晶体管的所述集极的顶面等高。
13.根据权利要求12所述的半导体结构的制造方法,其特征在于,所述双极结晶体管包括异质结双极晶体管。
14.根据权利要求12所述的半导体结构的制造方法,其特征在于,所述集极与所述射极具有第一导电型,且所述基极具有第二导电型。
15.根据权利要求14所述的半导体结构的制造方法,其特征在于,所述集极的形成方法包括:
在所述基底中形成重掺杂区;以及
在所述重掺杂区与所述基极之间的所述基底中形成轻掺杂区。
16.根据权利要求14所述的半导体结构的制造方法,其特征在于,还包括:
在所述射极两侧的所述基极中形成具有所述第二导电型的第一掺杂区与第二掺杂区。
17.根据权利要求12所述的半导体结构的制造方法,其特征在于,还包括:
在所述基极与所述射极之间形成具有开口的保护层,其中所述射极穿过所述开口,且连接至所述基极。
18.根据权利要求12所述的半导体结构的制造方法,其特征在于,还包括:
在所述射极的侧壁上形成间隙壁。
19.根据权利要求12所述的半导体结构的制造方法,其特征在于,还包括:
在所述互补式金属氧化物半导体元件与所述双极结晶体管上方形成高电阻率材料层。
20.根据权利要求19所述的半导体结构的制造方法,其特征在于,所述基底包括绝缘体上有半导体基底,且所述绝缘体上有半导体基底包括:
基底层;
绝缘层;设置在所述基底层上;以及
半导体层,设置在所述绝缘层上,其中
所述集极设置在所述半导体层中,且
在形成所述高电阻率材料层之后,移除所述基底层。
CN201810686336.6A 2018-06-28 2018-06-28 半导体结构及其制造方法 Pending CN110660811A (zh)

Priority Applications (6)

Application Number Priority Date Filing Date Title
CN202010333470.5A CN111554734A (zh) 2018-06-28 2018-06-28 半导体结构及其制造方法
CN201810686336.6A CN110660811A (zh) 2018-06-28 2018-06-28 半导体结构及其制造方法
US16/054,963 US10636892B2 (en) 2018-06-28 2018-08-03 Semiconductor structure and manufacturing method thereof
US16/808,201 US11152485B2 (en) 2018-06-28 2020-03-03 Semiconductor structure and manufacturing method thereof
US16/808,180 US11152484B2 (en) 2018-06-28 2020-03-03 Semiconductor structure and manufacturing method thereof
US16/811,830 US11094599B2 (en) 2018-06-28 2020-03-06 Semiconductor structure and manufacturing method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201810686336.6A CN110660811A (zh) 2018-06-28 2018-06-28 半导体结构及其制造方法

Related Child Applications (1)

Application Number Title Priority Date Filing Date
CN202010333470.5A Division CN111554734A (zh) 2018-06-28 2018-06-28 半导体结构及其制造方法

Publications (1)

Publication Number Publication Date
CN110660811A true CN110660811A (zh) 2020-01-07

Family

ID=69008339

Family Applications (2)

Application Number Title Priority Date Filing Date
CN202010333470.5A Pending CN111554734A (zh) 2018-06-28 2018-06-28 半导体结构及其制造方法
CN201810686336.6A Pending CN110660811A (zh) 2018-06-28 2018-06-28 半导体结构及其制造方法

Family Applications Before (1)

Application Number Title Priority Date Filing Date
CN202010333470.5A Pending CN111554734A (zh) 2018-06-28 2018-06-28 半导体结构及其制造方法

Country Status (2)

Country Link
US (3) US10636892B2 (zh)
CN (2) CN111554734A (zh)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11094599B2 (en) * 2018-06-28 2021-08-17 United Microelectronics Corp. Semiconductor structure and manufacturing method thereof
CN111554734A (zh) * 2018-06-28 2020-08-18 联华电子股份有限公司 半导体结构及其制造方法

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6414371B1 (en) * 2000-05-30 2002-07-02 International Business Machines Corporation Process and structure for 50+ gigahertz transistor
CN1479367A (zh) * 2002-06-07 2004-03-03 联华电子股份有限公司 在硅绝缘体基底上制造双载子互补式金氧半导体的方法
KR20040038379A (ko) * 2002-10-31 2004-05-08 한국전자통신연구원 실리콘게르마늄 이종접합바이폴라소자가 내장된 지능형전력소자 및 그 제조 방법
CN1512595A (zh) * 2002-12-24 2004-07-14 国际商业机器公司 具有多数载流子累积层作为子集电极的双极晶体管
US20050098852A1 (en) * 2003-09-30 2005-05-12 Kerr Daniel C. Bipolar transistor with selectively deposited emitter
US20050104127A1 (en) * 2003-11-19 2005-05-19 Kang Jin Y. Bipolar transistor, BiCMOS device, and method for fabricating thereof
CN101266969A (zh) * 2007-03-13 2008-09-17 台湾积体电路制造股份有限公司 双载子互补式金属氧化物半导体元件
CN101425536A (zh) * 2008-12-04 2009-05-06 电子科技大学 双极结型晶体管
CN106601753A (zh) * 2015-10-19 2017-04-26 台湾积体电路制造股份有限公司 半导体器件及其形成方法

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5583059A (en) 1994-06-01 1996-12-10 International Business Machines Corporation Fabrication of vertical SiGe base HBT with lateral collector contact on thin SOI
JP2003152094A (ja) * 2001-11-12 2003-05-23 Sony Corp 半導体装置及びその製造方法
US6936910B2 (en) 2003-05-09 2005-08-30 International Business Machines Corporation BiCMOS technology on SOI substrates
US7534680B2 (en) * 2003-11-19 2009-05-19 Electronics And Telecommunications Research Institute Bipolar transistor, BiCMOS device, and method for fabricating thereof
KR100586737B1 (ko) * 2003-12-26 2006-06-08 한국전자통신연구원 SOI 기판 위에 구현된 NMOS 소자, PMOS 소자및 SiGe BiCMOS 소자 및 그 제조 방법
US7622357B2 (en) 2006-05-25 2009-11-24 International Business Machines Corporation Semiconductor device structures with backside contacts for improved heat dissipation and reduced parasitic resistance
US8067281B1 (en) * 2010-07-05 2011-11-29 United Microelectronics Corp. Method of fabricating complementary metal-oxide-semiconductor (CMOS) Device
US8994105B2 (en) * 2012-07-31 2015-03-31 Azure Silicon LLC Power device integration on a common substrate
US9142546B2 (en) * 2013-12-05 2015-09-22 Northrop Grumman Systems Corporation Method of making bipolar junction transistor by forming base epitaxy region on etched opening in DARC layer
US9312369B2 (en) * 2014-06-04 2016-04-12 Infineon Technologies Dresden Gmbh Bipolar transistor structure and a method of manufacturing a bipolar transistor structure
CN111554734A (zh) * 2018-06-28 2020-08-18 联华电子股份有限公司 半导体结构及其制造方法

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6414371B1 (en) * 2000-05-30 2002-07-02 International Business Machines Corporation Process and structure for 50+ gigahertz transistor
CN1479367A (zh) * 2002-06-07 2004-03-03 联华电子股份有限公司 在硅绝缘体基底上制造双载子互补式金氧半导体的方法
KR20040038379A (ko) * 2002-10-31 2004-05-08 한국전자통신연구원 실리콘게르마늄 이종접합바이폴라소자가 내장된 지능형전력소자 및 그 제조 방법
CN1512595A (zh) * 2002-12-24 2004-07-14 国际商业机器公司 具有多数载流子累积层作为子集电极的双极晶体管
US20050098852A1 (en) * 2003-09-30 2005-05-12 Kerr Daniel C. Bipolar transistor with selectively deposited emitter
US20050104127A1 (en) * 2003-11-19 2005-05-19 Kang Jin Y. Bipolar transistor, BiCMOS device, and method for fabricating thereof
CN101266969A (zh) * 2007-03-13 2008-09-17 台湾积体电路制造股份有限公司 双载子互补式金属氧化物半导体元件
CN101425536A (zh) * 2008-12-04 2009-05-06 电子科技大学 双极结型晶体管
CN106601753A (zh) * 2015-10-19 2017-04-26 台湾积体电路制造股份有限公司 半导体器件及其形成方法

Also Published As

Publication number Publication date
US11152485B2 (en) 2021-10-19
US20200203501A1 (en) 2020-06-25
US20200006519A1 (en) 2020-01-02
US10636892B2 (en) 2020-04-28
CN111554734A (zh) 2020-08-18
US11152484B2 (en) 2021-10-19
US20200203500A1 (en) 2020-06-25

Similar Documents

Publication Publication Date Title
US6531746B2 (en) Semiconductor device with high-speed switching circuit implemented by MIS transistors and process for fabrication thereof
US7262484B2 (en) Structure and method for performance improvement in vertical bipolar transistors
US10014397B1 (en) Bipolar junction transistors with a combined vertical-lateral architecture
CN110164978B (zh) 半导体装置以及其制作方法
US20190109055A1 (en) HIGH PERFORMANCE SiGe HETEROJUNCTION BIPOLAR TRANSISTORS BUILT ON THIN-FILM SILICON-ON-INSULATOR SUBSTRATES FOR RADIO FREQUENCY APPLICATIONS
US11152485B2 (en) Semiconductor structure and manufacturing method thereof
US11063141B1 (en) Insulated gate field effect bipolar transistor and manufacturing method thereof
CN110660734B (zh) 半导体结构及其制造方法
KR20070106372A (ko) 반도체 장치의 제조 방법
JP3621359B2 (ja) 半導体装置及びその製造方法
US20230352570A1 (en) Bipolar junction transistor
TWI755694B (zh) 半導體元件及其製造方法
US11094599B2 (en) Semiconductor structure and manufacturing method thereof
US20210134987A1 (en) Gate controlled lateral bipolar junction/heterojunction transistors
US7534685B2 (en) Method for fabrication of a capacitor, and a monolithically integrated circuit comprising such a capacitor
KR100660722B1 (ko) 바이폴라 접합 트랜지스터 및 그 제조 방법
US20220384659A1 (en) Field effect transistor
US11764225B2 (en) Field effect transistor with shallow trench isolation features within source/drain regions
US20230299174A1 (en) Semiconductor structure and manufacturing method thereof
KR100395159B1 (ko) 규소게르마늄을 이용한 바이씨모스 소자 제조 방법
US11837460B2 (en) Lateral bipolar transistor
US20240136400A1 (en) Lateral bipolar transistor with gated collector
KR101097980B1 (ko) 반도체 소자의 제조방법
JP2005251888A (ja) 横型ヘテロバイポーラトランジスタおよびその製造方法

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
RJ01 Rejection of invention patent application after publication

Application publication date: 20200107

RJ01 Rejection of invention patent application after publication