CN109643658B - 采用邻近非对称有源栅极/伪栅极宽度布局的场效应晶体管(fet)器件 - Google Patents
采用邻近非对称有源栅极/伪栅极宽度布局的场效应晶体管(fet)器件 Download PDFInfo
- Publication number
- CN109643658B CN109643658B CN201780051432.7A CN201780051432A CN109643658B CN 109643658 B CN109643658 B CN 109643658B CN 201780051432 A CN201780051432 A CN 201780051432A CN 109643658 B CN109643658 B CN 109643658B
- Authority
- CN
- China
- Prior art keywords
- gate
- width
- drain
- dummy gate
- active
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/608—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having non-planar bodies, e.g. having recessed gate electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/535—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including internal interconnections, e.g. cross-under constructions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
- H10D30/0273—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs forming final gates or dummy gates after forming source and drain electrodes, e.g. contact first technology
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6211—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies integral with the bulk semiconductor substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
- H10D62/116—Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/205—Nanosized electrodes, e.g. nanowire electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/258—Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Nanotechnology (AREA)
- Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/245,777 | 2016-08-24 | ||
| US15/245,777 US9634138B1 (en) | 2016-08-24 | 2016-08-24 | Field-effect transistor (FET) devices employing adjacent asymmetric active gate / dummy gate width layout |
| PCT/US2017/047747 WO2018039108A1 (en) | 2016-08-24 | 2017-08-21 | Field-effect transistor (fet) devices employing adjacent asymmetric active gate / dummy gate width layout |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN109643658A CN109643658A (zh) | 2019-04-16 |
| CN109643658B true CN109643658B (zh) | 2022-03-22 |
Family
ID=58547203
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201780051432.7A Active CN109643658B (zh) | 2016-08-24 | 2017-08-21 | 采用邻近非对称有源栅极/伪栅极宽度布局的场效应晶体管(fet)器件 |
Country Status (7)
| Country | Link |
|---|---|
| US (2) | US9634138B1 (enExample) |
| EP (1) | EP3504732B1 (enExample) |
| JP (1) | JP2019525480A (enExample) |
| KR (1) | KR20190040488A (enExample) |
| CN (1) | CN109643658B (enExample) |
| BR (1) | BR112019002959A2 (enExample) |
| WO (1) | WO2018039108A1 (enExample) |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9634138B1 (en) | 2016-08-24 | 2017-04-25 | Qualcomm Incorporated | Field-effect transistor (FET) devices employing adjacent asymmetric active gate / dummy gate width layout |
| US9997360B2 (en) * | 2016-09-21 | 2018-06-12 | Qualcomm Incorporated | Method for mitigating layout effect in FINFET |
| CN108281479A (zh) * | 2017-01-06 | 2018-07-13 | 中芯国际集成电路制造(上海)有限公司 | 半导体结构及其形成方法 |
| US10134859B1 (en) | 2017-11-09 | 2018-11-20 | International Business Machines Corporation | Transistor with asymmetric spacers |
| US10916478B2 (en) * | 2018-02-20 | 2021-02-09 | Globalfoundries U.S. Inc. | Methods of performing fin cut etch processes for FinFET semiconductor devices |
| KR102535087B1 (ko) * | 2018-04-20 | 2023-05-19 | 삼성전자주식회사 | 반도체 장치 |
| US10475693B1 (en) * | 2018-06-07 | 2019-11-12 | Globalfoundries Inc. | Method for forming single diffusion breaks between finFET devices and the resulting devices |
| US10236364B1 (en) | 2018-06-22 | 2019-03-19 | International Busines Machines Corporation | Tunnel transistor |
| US10249755B1 (en) | 2018-06-22 | 2019-04-02 | International Business Machines Corporation | Transistor with asymmetric source/drain overlap |
| KR102577262B1 (ko) | 2018-08-14 | 2023-09-11 | 삼성전자주식회사 | 확산 방지 영역을 갖는 반도체 소자 |
| US10483200B1 (en) * | 2018-09-27 | 2019-11-19 | Qualcomm Incorporated | Integrated circuits (ICs) employing additional output vertical interconnect access(es) (VIA(s)) coupled to a circuit output VIA to decrease circuit output resistance |
| TWI788487B (zh) * | 2018-12-21 | 2023-01-01 | 聯華電子股份有限公司 | 半導體元件 |
| US11710768B2 (en) | 2021-05-26 | 2023-07-25 | International Business Machines Corporation | Hybrid diffusion break with EUV gate patterning |
| US12230684B2 (en) * | 2021-07-26 | 2025-02-18 | Samsung Electronics Co., Ltd. | Integrated circuit with continuous active region and raised source/drain region |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101834141A (zh) * | 2010-04-28 | 2010-09-15 | 复旦大学 | 一种不对称型源漏场效应晶体管的制备方法 |
| CN104051270A (zh) * | 2013-03-15 | 2014-09-17 | 三星电子株式会社 | 形成半导体结构的方法和半导体器件 |
Family Cites Families (28)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100425462B1 (ko) * | 2001-09-10 | 2004-03-30 | 삼성전자주식회사 | Soi 상의 반도체 장치 및 그의 제조방법 |
| KR100714285B1 (ko) * | 2004-12-28 | 2007-05-02 | 주식회사 하이닉스반도체 | 반도체 장치 및 그 제조방법 |
| US7732845B2 (en) * | 2008-04-08 | 2010-06-08 | International Business Machines Corporation | Pixel sensor with reduced image lag |
| US7777282B2 (en) * | 2008-08-13 | 2010-08-17 | Intel Corporation | Self-aligned tunneling pocket in field-effect transistors and processes to form same |
| US8143131B2 (en) * | 2009-03-31 | 2012-03-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating spacers in a strained semiconductor device |
| US8969958B1 (en) * | 2009-11-13 | 2015-03-03 | Maxim Integrated Products, Inc. | Integrated MOS power transistor with body extension region for poly field plate depletion assist |
| US8247869B2 (en) * | 2010-04-26 | 2012-08-21 | Freescale Semiconductor, Inc. | LDMOS transistors with a split gate |
| US9324866B2 (en) | 2012-01-23 | 2016-04-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for transistor with line end extension |
| US9673328B2 (en) | 2010-05-28 | 2017-06-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for providing line end extensions for fin-type active regions |
| US8193094B2 (en) | 2010-06-21 | 2012-06-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Post CMP planarization by cluster ION beam etch |
| US8643069B2 (en) * | 2011-07-12 | 2014-02-04 | United Microelectronics Corp. | Semiconductor device having metal gate and manufacturing method thereof |
| US8383485B2 (en) | 2011-07-13 | 2013-02-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Epitaxial process for forming semiconductor devices |
| US9337318B2 (en) * | 2012-10-26 | 2016-05-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with dummy gate on non-recessed shallow trench isolation (STI) |
| US9209182B2 (en) | 2012-12-28 | 2015-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dummy metal gate structures to reduce dishing during chemical-mechanical polishing |
| US20140252491A1 (en) * | 2013-03-05 | 2014-09-11 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of the same |
| US8846491B1 (en) | 2013-06-19 | 2014-09-30 | Globalfoundries Inc. | Forming a diffusion break during a RMG process |
| US9293586B2 (en) | 2013-07-17 | 2016-03-22 | Globalfoundries Inc. | Epitaxial block layer for a fin field effect transistor device |
| US9515172B2 (en) | 2014-01-28 | 2016-12-06 | Samsung Electronics Co., Ltd. | Semiconductor devices having isolation insulating layers and methods of manufacturing the same |
| US9871037B2 (en) | 2014-02-26 | 2018-01-16 | Taiwan Semiconductor Manufacturing Company Limited | Structures and methods for fabricating semiconductor devices using fin structures |
| US9171752B1 (en) | 2014-08-12 | 2015-10-27 | Globalfoundries Inc. | Product comprised of FinFET devices with single diffusion break isolation structures, and methods of making such a product |
| JP6449082B2 (ja) * | 2014-08-18 | 2019-01-09 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| KR102312262B1 (ko) * | 2014-09-02 | 2021-10-15 | 삼성전자주식회사 | 반도체 장치 및 이의 제조 방법 |
| US9373535B2 (en) | 2014-10-16 | 2016-06-21 | Globalfoundries Inc. | T-shaped fin isolation region and methods of fabrication |
| KR102264656B1 (ko) | 2014-10-17 | 2021-06-14 | 삼성전자주식회사 | 게이트 코어들 및 핀 액티브 코어를 포함하는 반도체 소자 및 그 제조 방법 |
| US9449971B2 (en) * | 2014-12-01 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming FinFETs |
| US9502243B2 (en) * | 2014-12-22 | 2016-11-22 | International Business Machines Corporation | Multi-orientation SOI substrates for co-integration of different conductivity type semiconductor devices |
| US9368496B1 (en) | 2015-01-30 | 2016-06-14 | Globalfoundries Inc. | Method for uniform recess depth and fill in single diffusion break for fin-type process and resulting devices |
| US9634138B1 (en) | 2016-08-24 | 2017-04-25 | Qualcomm Incorporated | Field-effect transistor (FET) devices employing adjacent asymmetric active gate / dummy gate width layout |
-
2016
- 2016-08-24 US US15/245,777 patent/US9634138B1/en active Active
-
2017
- 2017-03-09 US US15/454,099 patent/US10062768B2/en not_active Expired - Fee Related
- 2017-08-21 BR BR112019002959A patent/BR112019002959A2/pt not_active IP Right Cessation
- 2017-08-21 CN CN201780051432.7A patent/CN109643658B/zh active Active
- 2017-08-21 WO PCT/US2017/047747 patent/WO2018039108A1/en not_active Ceased
- 2017-08-21 KR KR1020197005151A patent/KR20190040488A/ko not_active Ceased
- 2017-08-21 JP JP2019506475A patent/JP2019525480A/ja active Pending
- 2017-08-21 EP EP17761965.7A patent/EP3504732B1/en active Active
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101834141A (zh) * | 2010-04-28 | 2010-09-15 | 复旦大学 | 一种不对称型源漏场效应晶体管的制备方法 |
| CN104051270A (zh) * | 2013-03-15 | 2014-09-17 | 三星电子株式会社 | 形成半导体结构的方法和半导体器件 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN109643658A (zh) | 2019-04-16 |
| BR112019002959A2 (pt) | 2019-05-21 |
| WO2018039108A1 (en) | 2018-03-01 |
| EP3504732A1 (en) | 2019-07-03 |
| US20180061943A1 (en) | 2018-03-01 |
| KR20190040488A (ko) | 2019-04-18 |
| US10062768B2 (en) | 2018-08-28 |
| US9634138B1 (en) | 2017-04-25 |
| EP3504732B1 (en) | 2024-02-28 |
| JP2019525480A (ja) | 2019-09-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN109643658B (zh) | 采用邻近非对称有源栅极/伪栅极宽度布局的场效应晶体管(fet)器件 | |
| US10332881B1 (en) | Integrating a gate-all-around (GAA) field-effect transistor(s) (FET(S)) and a finFET(s) on a common substrate of a semiconductor die | |
| US20170207313A1 (en) | NANOWIRE METAL-OXIDE SEMICONDUCTOR (MOS) FIELD-EFFECT TRANSISTORS (FETs) (MOSFETs) EMPLOYING A NANOWIRE CHANNEL STRUCTURE EMPLOYING RECESSED CONDUCTIVE STRUCTURES FOR CONDUCTIVELY COUPLING NANOWIRE STRUCTURES | |
| US10032678B2 (en) | Nanowire channel structures of continuously stacked nanowires for complementary metal oxide semiconductor (CMOS) devices | |
| US11295991B2 (en) | Complementary cell circuits employing isolation structures for defect reduction and related methods of fabrication | |
| US10622479B1 (en) | Circuits employing a double diffusion break (DDB) and single diffusion break (SDB) in different type diffusion region(s), and related fabrication methods | |
| US20170110541A1 (en) | Nanowire channel structures of continuously stacked heterogeneous nanowires for complementary metal oxide semiconductor (cmos) devices | |
| US20170170268A1 (en) | NANOWIRE METAL-OXIDE SEMICONDUCTOR (MOS) FIELD-EFFECT TRANSISTORS (FETs) (MOSFETs) EMPLOYING A NANOWIRE CHANNEL STRUCTURE HAVING ROUNDED NANOWIRE STRUCTURES | |
| TWI882113B (zh) | 具有額外底部溝道來降低寄生電容的全環閘(gaa)電晶體及其製造方法 | |
| US10431686B1 (en) | Integrated circuit (IC) employing a channel structure layout having an active semiconductor channel structure(s) and an isolated neighboring dummy semiconductor channel structure(s) for increased uniformity | |
| US20210384227A1 (en) | Gate-all-around (gaa) transistor with insulator on substrate and methods of fabricating | |
| US10763364B1 (en) | Circuits having a diffusion break with avoided or reduced adjacent semiconductor channel strain relaxation, and related methods | |
| US20200020688A1 (en) | Integrated circuits employing varied gate topography between an active gate region(s) and a field gate region(s) in a gate(s) for reduced gate layout parasitic capacitance, and related methods | |
| TW202429575A (zh) | 具有減少的觸點電阻及/或寄生電容的豎直通道場效應電晶體(vcfet)以及相關製造方法 | |
| US10714582B2 (en) | Controlling dimensions of a negative capacitance layer of a gate stack of a field-effect transistor (FET) to increase power density | |
| US20210118985A1 (en) | Circuits employing on-diffusion (od) edge (ode) dummy gate structures in cell circuit with increased gate dielectric thickness to reduce leakage current | |
| US20240379679A1 (en) | Three-dimensional (3d) dual complementary circuit structures and related fabrication methods | |
| US20240371924A1 (en) | Enhanced-shaped extension region(s) for gate-all-around (gaa) field effect transistor (fet) device, and related fabrication methods | |
| US20240321860A1 (en) | Row cell circuits with abrupt diffusion region width transitions | |
| US10411091B1 (en) | Integrated circuits employing a field gate(s) without dielectric layers and/or work function metal layers for reduced gate layout parasitic resistance, and related methods |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PB01 | Publication | ||
| PB01 | Publication | ||
| SE01 | Entry into force of request for substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| GR01 | Patent grant | ||
| GR01 | Patent grant |