CN104952856B - 一种双面组装集成电路 - Google Patents
一种双面组装集成电路 Download PDFInfo
- Publication number
- CN104952856B CN104952856B CN201510378023.0A CN201510378023A CN104952856B CN 104952856 B CN104952856 B CN 104952856B CN 201510378023 A CN201510378023 A CN 201510378023A CN 104952856 B CN104952856 B CN 104952856B
- Authority
- CN
- China
- Prior art keywords
- substrate
- housing
- integrated circuit
- lower chamber
- bamboo plywood
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16195—Flat cap [not enclosing an internal cavity]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19107—Disposition of discrete passive components off-chip wires
Landscapes
- Casings For Electric Apparatus (AREA)
- Telephone Set Structure (AREA)
Abstract
本发明公开一种双面组装集成电路,包括壳体(1),壳体(1)底部两侧设有引脚(4),壳体(1)内设有基板(5),壳体(1)的顶部设有封装盖板(3),其特征在于,所述壳体(1)的内壁四周设有台阶(2),基板(5)的底面四周边缘粘接在所述台阶(2)上,基板(5)将壳体(1)内腔分割为上腔体与下腔体;所述基板(5)的底面四周边缘还设有与台阶(2)形成配合的绝缘层(9),基板(5)的顶面与底面分别设置电气元件(6);所述台阶(2)还设有竖直的槽口(8),槽口(8)将上腔体与下腔体连通;舍弃将基板整个底面与壳体粘接的传统方式,在壳体内壁四周设置台阶,使基板的四周边缘粘接在台阶上,基板的顶面与底面均可以设置组装电气元件,实现双面同时组装,从而极大地提高了基板的利用率,以及集成电路的集成度。
Description
技术领域
本发明涉及微电子产品制造领域,具体是一种双面组装集成电路。
背景技术
公知的,微电子技术是实现电子系统小型化、多功能、高可靠的重要途径,近年来在各领域得到了广泛应用。对于混合集成电路,目前一般是在基板的一面组装裸芯片、片式阻容等电气元件,然后将另一面粘接于外壳底座上,仅仅能够实现在基板单面上的组装,基板的组装利用率低,不利于提升电路的集成度。
发明内容
本发明的目的在于提供一种双面组装集成电路,该集成电路能够在基板的双面同时实现元器件组装,提高基板的利用率,以及集成电路的集成度。
本发明解决其技术问题所采用的技术方案是:
一种双面组装集成电路,包括壳体,壳体底部两侧设有引脚,壳体内设有基板,壳体的顶部设有封装盖板;所述壳体的内壁四周设有台阶,基板的底面四周边缘粘接在所述台阶上,基板将壳体内腔分割为上腔体与下腔体;所述基板的底面四周边缘还设有与台阶形成配合的绝缘层,基板的顶面与底面分别设置电气元件;所述台阶还设有竖直的槽口,所述槽口将上腔体与下腔体连通。
进一步的,相对于引脚排列方向垂直的两侧壳体内壁上设有卡槽,卡槽位于台阶上方,卡槽与基板的侧边形成配合。
本发明的有益效果是,舍弃将基板整个底面与壳体粘接的传统方式,在壳体内壁四周设置台阶,使基板的四周边缘粘接在台阶上,基板的顶面与底面均可以设置组装电气元件,实现双面同时组装,从而极大地提高了基板的利用率,以及集成电路的集成度。
附图说明
下面结合附图和实施例对本发明进一步说明:
图1是本发明的结构示意图;
图2是图1中壳体的俯视图;
图3是图1的A-A剖视图;
图4是图2的B-B剖视图;
图5是基板的仰视图。
具体实施方式
结合图1与图2所示,本发明提供一种双面组装集成电路,包括壳体1,壳体1底部两侧分别设有引脚4,壳体1内设有基板5,壳体1的顶部设有封装盖板3;结合图3与图4所示,所述壳体1的内壁四周设有台阶2,基板5的底面四周边缘通过粘接胶7粘接在台阶2上,基板5将壳体1内腔分割为上腔体与下腔体;结合图5所示,基板5的底面四周边缘还设有与台阶2形成配合的绝缘层9,绝缘层9能够防止基板5背面布线与壳体之间出现短路问题,基板5的顶面与底面分别设置电气元件6,基板5采用引线键合实现与引脚4的互连,台阶2还设有竖直的槽口8,所述槽口8将上腔体与下腔体连通。
舍弃将基板整个底面与壳体粘接的传统方式,在壳体内壁四周设置台阶,使基板的四周边缘粘接在台阶上,基板的顶面与底面均可以设置组装电气元件,实现双面同时组装,从而极大地提高了基板的利用率,以及集成电路的集成度。由于在封装后需要对壳体1内腔充满惰性气氛,所以必须使上腔体与下腔体连通才能够保证惰性气氛充满壳体1内腔,对基板的两面电路都起到气氛保护作用,通过在台阶2上设置竖直的槽口就很好的解决了这一问题,上腔体与下腔体通过槽口8相连通。为了提高基板安装的稳定性,相对于引脚排列方向垂直的两侧壳体内壁上设有卡槽10,卡槽10位于台阶2上方,卡槽10与基板5的侧边形成配合,基板5的两条侧边卡在卡槽10内,卡槽在竖直方向对基板形成支撑,使基板安装更牢固。
以上所述,仅是本发明的较佳实施例而已,并非对本发明作任何形式上的限制;任何熟悉本领域的技术人员,在不脱离本发明技术方案范围情况下,都可利用上述揭示的方法和技术内容对本发明技术方案做出许多可能的变动和修饰,或修改为等同变化的等效实施例。因此,凡是未脱离本发明技术方案的内容,依据本发明的技术实质对以上实施例所做的任何简单修改、等同替换、等效变化及修饰,均仍属于本发明技术方案保护的范围内。
Claims (2)
1.一种双面组装集成电路,包括壳体(1),壳体(1)底部两侧设有引脚(4),壳体(1)内设有基板(5),壳体(1)的顶部设有封装盖板(3),其特征在于,所述壳体(1)的内壁四周设有台阶(2),基板(5)的底面四周边缘粘接在所述台阶(2)上,基板(5)将壳体(1)内腔分割为上腔体与下腔体;所述基板(5)的底面四周边缘还设有与台阶(2)形成配合的绝缘层(9),基板(5)的顶面与底面分别设置电气元件(6);所述台阶(2)还设有竖直的槽口(8),所述槽口(8)将上腔体与下腔体连通;壳体内腔充满惰性气氛,惰性气氛对基板的两面电路都起到气氛保护作用。
2.根据权利要求1所述的一种双面组装集成电路,其特征在于,相对于引脚排列方向垂直的两侧壳体内壁上设有卡槽(10),卡槽(10)位于台阶(2)上方,卡槽(10)与基板(5)的侧边形成配合。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201510378023.0A CN104952856B (zh) | 2015-06-27 | 2015-06-27 | 一种双面组装集成电路 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201510378023.0A CN104952856B (zh) | 2015-06-27 | 2015-06-27 | 一种双面组装集成电路 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN104952856A CN104952856A (zh) | 2015-09-30 |
CN104952856B true CN104952856B (zh) | 2018-04-13 |
Family
ID=54167405
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201510378023.0A Active CN104952856B (zh) | 2015-06-27 | 2015-06-27 | 一种双面组装集成电路 |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN104952856B (zh) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN110058116A (zh) * | 2019-04-28 | 2019-07-26 | 珠海市运泰利自动化设备有限公司 | 一种连接器pin在内腔的测试机构 |
CN111399141A (zh) * | 2020-05-12 | 2020-07-10 | 东莞铭普光磁股份有限公司 | 一种光器件和光模块 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1790606A (zh) * | 2005-12-26 | 2006-06-21 | 友达光电股份有限公司 | 平面荧光灯结构 |
CN202167730U (zh) * | 2011-06-24 | 2012-03-14 | 惠州Tcl移动通信有限公司 | 一种用于测试的usb转接装置 |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2890621B2 (ja) * | 1990-02-26 | 1999-05-17 | 日本電気株式会社 | 混成集積回路装置 |
JP4783500B2 (ja) * | 2000-12-25 | 2011-09-28 | 株式会社カネカ | 封止前準備用シートセット装置、封止前準備用出力取出し線セット装置、及び自動封止前準備装置 |
JP4845090B2 (ja) * | 2005-07-28 | 2011-12-28 | オンセミコンダクター・トレーディング・リミテッド | 回路装置の製造方法 |
CN100477176C (zh) * | 2006-06-01 | 2009-04-08 | 美国博通公司 | 集成电路封装体及其装配方法 |
JP4244053B2 (ja) * | 2006-06-16 | 2009-03-25 | エプソントヨコム株式会社 | 圧電デバイスを備えた電子モジュール |
CN101471331A (zh) * | 2007-12-28 | 2009-07-01 | 鸿富锦精密工业(深圳)有限公司 | 组合式晶片模组封装结构和方法 |
CN103839931A (zh) * | 2012-11-26 | 2014-06-04 | 西安威正电子科技有限公司 | 双芯片的双面封转结构 |
CN203165873U (zh) * | 2013-03-29 | 2013-08-28 | 中国航天科技集团公司第九研究院第七七一研究所 | 一种具有双面腔体的封装外壳 |
CN103779285A (zh) * | 2014-01-21 | 2014-05-07 | 中国兵器工业集团第二一四研究所苏州研发中心 | 一种混合集成功率模块散热封装结构 |
-
2015
- 2015-06-27 CN CN201510378023.0A patent/CN104952856B/zh active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1790606A (zh) * | 2005-12-26 | 2006-06-21 | 友达光电股份有限公司 | 平面荧光灯结构 |
CN202167730U (zh) * | 2011-06-24 | 2012-03-14 | 惠州Tcl移动通信有限公司 | 一种用于测试的usb转接装置 |
Also Published As
Publication number | Publication date |
---|---|
CN104952856A (zh) | 2015-09-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN104916645B (zh) | 半导体装置及半导体装置的制造方法 | |
US20150181766A1 (en) | Substrate and the method to fabricate thereof | |
TWI678135B (zh) | 單積層式電流隔離器總成及相關設備 | |
US20080283942A1 (en) | Package and packaging assembly of microelectromechanical sysyem microphone | |
US8643189B1 (en) | Packaged semiconductor die with power rail pads | |
JP4883145B2 (ja) | 半導体装置 | |
US8084856B2 (en) | Thermal spacer for stacked die package thermal management | |
CN104966702A (zh) | 半导体封装件 | |
CN102646663B (zh) | 半导体封装件 | |
JP2010010441A (ja) | 回路モジュールの製造方法および回路モジュール | |
US20170057808A1 (en) | Mems chip package and method for manufacturing the same | |
WO2014037815A3 (en) | Lead carrier with print-formed terminal pads | |
CN104952856B (zh) | 一种双面组装集成电路 | |
CN105814682A (zh) | 半导体装置 | |
CN105720019B (zh) | 具有盖帽的图像感测装置和相关方法 | |
CN105336753A (zh) | 照相机模块及其制造方法 | |
US10194251B2 (en) | Top port microphone with enlarged back volume | |
CN106409813B (zh) | 多元件封装体及其制备方法 | |
US20160020367A1 (en) | Method for fabricating package structure | |
CN106358415A (zh) | 电子装置模块及其制造方法 | |
US20150332995A1 (en) | Electronic device including components in component receiving cavity and related methods | |
CN208159004U (zh) | 部件安装基板 | |
US9318423B2 (en) | Leadless package type power semiconductor module | |
JP5299492B2 (ja) | 半導体装置 | |
US10892212B2 (en) | Flat no-lead package with surface mounted structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |