CN104269375A - 一种立体集成电感电容结构的制备方法 - Google Patents

一种立体集成电感电容结构的制备方法 Download PDF

Info

Publication number
CN104269375A
CN104269375A CN201410469021.8A CN201410469021A CN104269375A CN 104269375 A CN104269375 A CN 104269375A CN 201410469021 A CN201410469021 A CN 201410469021A CN 104269375 A CN104269375 A CN 104269375A
Authority
CN
China
Prior art keywords
metal
insulating barrier
hole
aperture line
preparation
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201410469021.8A
Other languages
English (en)
Other versions
CN104269375B (zh
Inventor
梅绍宁
鞠韶复
朱继锋
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Wuhan Xinxin Semiconductor Manufacturing Co Ltd
Original Assignee
Wuhan Xinxin Semiconductor Manufacturing Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Wuhan Xinxin Semiconductor Manufacturing Co Ltd filed Critical Wuhan Xinxin Semiconductor Manufacturing Co Ltd
Priority to CN201410469021.8A priority Critical patent/CN104269375B/zh
Publication of CN104269375A publication Critical patent/CN104269375A/zh
Priority to US14/811,875 priority patent/US9455221B2/en
Application granted granted Critical
Publication of CN104269375B publication Critical patent/CN104269375B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5227Inductive arrangements or effects of, or between, wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/32115Planarisation
    • H01L21/3212Planarisation by chemical mechanical polishing [CMP]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • H01L23/5223Capacitor integral with wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53257Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/10Inductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Abstract

本发明涉及半导体制造技术领域,尤其涉及一种立体集成电感电容结构的制备方法,可以实现三维立体结构的电感电容,通过制备顶部金属导线与底部金属导线互联形成以磁芯为中心单方向绕行的立体螺旋状的电感线圈,可以在相对较小的空间中同时获取电容电感,降低了电容电感的制作成本,同时也极大的提高了电感磁通量以增加电感值并降低涡旋电流,并提高品质因数Q值以及电感线圈的性能。

Description

一种立体集成电感电容结构的制备方法
技术领域
本发明涉及半导体制造技术领域,尤其涉及一种立体集成电感电容结构的制备方法。
背景技术
随着科学技术的进步以及社会信息化程度的提高,计算机、通讯等越来越多的技术领域均采用射频技术,促进了射频技术(RFIC)的高速发展,对于高频率、小功耗、低失真的射频技术的要求,使得电感线圈成为必要,电感线圈是由导线绕制在导线框架上,导线彼此相互绝缘,而绕制可以是空心的也可以是包含铁芯,简称电感,电感主要用于对交流信号进行隔离、滤波或者与电容、电阻组成谐振回路。而评价电感性能最重要的指标为品质因数Q(quality),品质因数Q(即Q值)表示一个储能器件(如电感线圈、电容等)、谐振电路中所储能量同每周期损耗能量之比,因此提高电感的品质因数Q可以提高集成电感的性能指标。
现有技术中大多数采用平面结构的集成电感,由于这种集成电感制作于衬底平行的平面上,在高频条件下,衬底中会形成涡旋电流(Eddy Current),而涡旋电流的方向与电感线圈中的电流方向相反,这必然会导致电感线圈的磁通量减少,额外的能量损失较大并使得整个电感的Q值下降。另外现有技术中,集成电感由于集成电路的制程与材料的限制,很难同时达到高电感值和高品质因数Q值,而且同时具有电感和电容的电路结构需要增大器件的面积,一定程度上增加了制作成本。
现有技术中以减少衬底的损耗入手来解决衬底中涡旋电流的问题,但是采用的均是平面结构的集成电感,受到平面电感工作原理的限制无法从根本上解决问题,无法提高电感磁通量以增加电感值的同时降低涡旋电流并提高品质因数Q值,因此发明一种高性能的集成电感和电容器件成为半导体制造技术领域的一个难题。
发明内容
鉴于上述问题,本发明提供一种立体集成电感电容结构的制备方法,以解决制备成本较高且无法提高电感磁通量以增加电感值的同时降低涡旋电流并提高品质因数Q值的缺陷。
本发明解决上述技术问题所采用的技术方案为:
一种立体集成电感电容结构的制备方法,其中,所述方法包括:
步骤S1、提供一半导体衬底,并于所述半导体衬底之上依次制备第一绝缘层和底层金属薄膜,并去除部分所述底层金属薄膜,以于所述第一绝缘层之上形成若干平行排列的底部金属导线;
步骤S2、制备第二绝缘层覆盖所述底部金属导线及所述第一绝缘层暴露的表面,并刻蚀所述第二绝缘层,以于各所述底部金属导线的长度延伸方向的两端端部区域之上均形成一第一通孔;
于所述第一通孔中填充第一金属,以于所述底部金属导线之上形成两列第一金属孔连线;
步骤S3、制备第三绝缘层覆盖所述第一金属孔连线和所述第二绝缘层的上表面,并刻蚀第三绝缘层,以于各所述第一金属孔连线之上形成一第二通孔及若干环状凹槽,且各第二通孔均环绕设置有至少两个所述环状凹槽;
于所述第二通孔和所述环状凹槽中填充第二金属,以于各所述第一金属孔连线之上均形成第二金属孔连线和若干环状的磁芯;
步骤S4、制备第四绝缘层覆盖所述第二金属孔连线、所述磁芯和所述第三绝缘层的上表面,并刻蚀第四绝缘层,以于各所述第二金属孔连线之上均形成一第三通孔和位于各磁芯之上的一第四通孔;
于所述第三通孔和所述第四通孔中填充第三金属,以于所述第三通孔中形成第三金属孔连线,于所述第四通孔中形成第四金属孔连线;
步骤S5、制备顶层金属薄膜覆盖所述第三金属孔连线、所述第四金属孔连线和所述第四绝缘层的上表面;刻蚀所述顶层金属薄膜,以形成若干引线和若干平行排列的顶部金属导线;
其中,各所述引线均通过所述第四金属孔连线将所述磁芯连接,所述顶部金属导线依次通过所述第三金属孔连线、所述第二金属孔连线和所述第一金属孔连线将所述底部金属导线首尾依次连接。
较佳的,上述的立体集成电感电容结构的制备方法,其中,步骤S5中,与所述底部金属导线在垂直投影方向上构成一定夹角刻蚀所述顶层金属薄膜以形成所述顶部金属导线。
较佳的,上述的立体集成电感电容结构的制备方法,其中,所述第一金属与所述第三金属的材质相同。
较佳的,上述的立体集成电感电容结构的制备方法,其中,所述第一金属与所述第三金属的材质为钨或锡。
较佳的,上述的立体集成电感电容结构的制备方法,其中,所述第二金属的材质为钴或镍。
较佳的,上述的立体集成电感电容结构的制备方法,其中,所述底层金属薄膜与所述顶层金属薄膜的材质相同。
较佳的,上述的立体集成电感电容结构的制备方法,其中,所述第一绝缘层、所述第二绝缘层、所述第三绝缘层和所述第四绝缘层的材质均相同。
较佳的,上述的立体集成电感电容结构的制备方法,其中,步骤S2~S5中,任一填充金属或者制备绝缘层工艺之后均需要进行化学机械抛光工艺。
上述技术方案具有如下优点或有益效果:
本发明公开了一种立体集成电感电容结构的制备方法,可以实现三维立体结构的电感电容,通过制备顶部金属导线与底部金属导线互联形成以磁芯为中心单方向绕行的立体螺旋状的电感线圈,可以在相对较小的空间中同时获取电容电感,降低了电容电感的制作成本,同时也极大的提高了电感磁通量以增加电感值并降低涡旋电流,并提高品质因数Q值以及电感线圈的性能。
具体附图说明
通过阅读参照以下附图对非限制性实施例所作的详细描述,本发明及其特征、外形和优点将会变得更加明显。在全部附图中相同的标记指示相同的部分。并未可以按照比例绘制附图,重点在于示出本发明的主旨。
图1是本发明中立体集成电感电容的结构示意图;
图2是本发明中立体集成电感电容结构的侧面剖面的结构示意图;
图3a~7b是本发明中立体集成电感电容结构的制备工艺流程图。
具体实施方式
下面结合附图和具体的实施例对本发明作进一步的说明,但是不作为本发明的限定。
为可以在提高电感磁通量以增加电感值的同时降低涡旋电流,并提高品质因数Q值以及电感线圈的性能,我们需要制备一种立体集成电感电容结构。
如图1所示,该立体集成电感电容结构包括第一电容和第二电容,第一电容和第二电容均是由截面积逐渐递增的若干金属框架1在同一平面内相互嵌套形成,且金属框架相互电连接形成电容极板(图1中未示出)。
优选的,第一电容与第二电容在同一平面内且互不接触,第一电容极板与第二电容极板间均填充绝缘介质5,该结构设计可以在较小的空间内提高电容的性能。
另外该结构还包括一电感线圈,如图1所示,具体包括若干均匀平行分布的第一金属线2和若干均匀平行分布的第二金属线3,第一金属线2和第二金属线3分别位于金属框架1所在的平面的两侧,且第一金属线2与第二金属线3的首端(也包括第一金属线2与第二金属线3的末端)投影重合且均垂直于电容的最内侧金属框架1内。优选的,第一金属线2所在平面、第二金属线3所在平面与金属框架1所在平面相互平行。其中,电感线圈还包括一第三金属线4,第三金属线4垂直穿过截面积最小的金属框架1内区域,使其可以达到如下效果:
第一金属线2的首端通过第三金属线4连接与第一金属线2首端垂直方向上的投影重合的第二金属线3的首端,且与第一金属线2首端垂直方向上的投影重合的第二金属线3的末端通过另一第三金属线4连接第一金属线2相邻的另一第一金属线2的末端,形成单方向绕行并呈立体螺旋状的电感线圈(以金属框架为磁芯),另外金属框架1可通过金属引线6电连接形成电容极板,如图2所示。
基于上述结构,本发明提供一种立体集成电感电容结构的制备方法:
步骤S1、对一半导体衬底进行加工,具体的在该半导体衬底11之上依次制备第一绝缘层12(沉积绝缘层后需快速的进行热退火工艺,使其形成致密的绝缘层)和底层金属薄膜,并去除部分底层金属薄膜,使其在第一绝缘层12上方形成若干底部金属导线13,其中所有的底部金属导线13平行排列在第一绝缘层12的上表面,如图3a和3b所示。
在本发明的实施例中,上述的底层金属薄膜的材质为铝金属,且底部金属导线13作为上述电感线圈的第二金属线3.
步骤S2、采用等离子体化学气相沉积法在上述若干平行排列的底部金属导线13的上表面以及在第一绝缘层12暴露的上表面继续沉积第二绝缘层14,然后采用电感耦合等离子体(Inductively CoupledPlasma,简称ICP)或者反应离子刻蚀(Reactive Ion Etching,简称RIE)等工艺刻蚀该第二绝缘层14,以于各底部金属导线的长度延伸方向的两端端部区域之上均形成一第一通孔。
在本发明的实施例中,在该第一通孔填充第一金属,形成位于底部金属导线13上方的两列第一金属孔连线15,如图4a和4b所示。
在本发明的实施例中,第一金属的材质优选为钨或锡材料。
同时为了优化立体集成电感的制备工艺,需要在淀积第二绝缘层14和于第一通孔中填充第一金属后均需要进行化学机械抛光(Chemical mechanical polishing,简称CMP)工艺。
优选的,第二绝缘层14与第一绝缘层12的材质相同,可选为二氧化硅。
步骤S3、继续采用等离子体化学气相沉积法在第二绝缘层14和第一金属孔连线15的上表面淀积第三绝缘层16,优选的,该第三绝缘层16的材质与第二绝缘层14的材质相同。然后采用ICP或者RIE工艺刻蚀部分第三绝缘层16,形成位于将每一个第一金属孔连线15上表面予以暴露的一个第二通孔以及若干环状凹槽,其中该若干环状凹槽均环绕设置在第二通孔周围。
在本发明的实施例中,优选的该环状凹槽的数量至少为2个,例如3个。
为了提高立体集成电感电容的性能,本发明实施例中需要提供磁芯,来增强磁能的存储效果,因此在完成环状凹槽与第二通孔工艺之后于环状凹槽和第二通孔中填充第二金属(如钴,镍等)形成每个第一金属孔连线上方的一个第二金属孔连线18以及若干磁芯17,如图5a和5b所示。
其中,上述若干磁芯17构成上述金属框架1(或者第一电容和第二电容)。
在本发明的实施例中,为了优化立体集成电感的制备工艺,需要在淀积第三绝缘层16和于第二通孔、环状凹槽中填充第二金属后均需要进行CMP工艺。
步骤S4、继续采用等离子体化学气相沉积法在第三绝缘层16、第二金属孔连线18以及磁芯17的上表面淀积第四绝缘层19,然后采用ICP或者RIE刻蚀工艺刻蚀第四绝缘层19,形成每一个第二金属孔连线18上方的一个第三通孔并予以暴露第二金属孔连线18,以及位于每个磁芯17上方的一个第四通孔。
继续在第三通孔和第四通孔中填充第三金属,以于第三通孔中形成第三金属孔连线20,并以于第四通孔中形成第四金属孔连线201。
在本发明的实施例中,优选的,第三金属与第一金属的材质相同,为钨或锡材料,如图6a和6b所示。
同样,淀积第四绝缘层19以及填充金属材料之后需要进行CMP工艺,优化立体集成电感电容结构的制备工艺。
优选的,第一绝缘层12、第二绝缘层14、第三绝缘层16和第四绝缘层19的材质均相同,更优选的其材质均为二氧化硅。
步骤S5、在第三金属孔连线20、第四金属孔连线201以及第四绝缘层19的上表面继续淀积一顶层金属薄膜,刻蚀该顶层金属薄膜形成若干平行排列的顶部金属导线21以及每个第四金属孔连线201上方的每个引线211,如图7a和7b所示。
在本发明的实施例中,与底部金属导线13在垂直投影方向上构成一定夹角刻蚀该顶层金属薄膜以形成上述顶部金属导线21,也就是说,底部金属导线13与顶部金属导线21在垂直投影方向上构成一定夹角,便于后续形成螺旋状电感线圈,该顶部金属导线21作为上述电感线圈的第一金属线2。
其中,各引线211均通过第四金属孔连线201将所述磁芯17连接,形成上述电容极板;各第一金属孔连线15、第二金属孔连线18以及第三金属孔连线20构成上述第三金属线4,且各顶部金属导线21通过第三金属孔连线20、第二金属孔连线18和第一金属孔连线15将底部金属导线13首尾依次连接,最终形成上述螺旋状的电感线圈。
综上所述,本发明公开了一种立体集成电感电容结构的制备方法,可以实现三维立体结构的电感电容,通过制备顶部金属导线与底部金属导线互联形成以磁芯为中心单方向绕行的立体螺旋状的电感线圈,可以在相对较小的空间中同时获取电容电感,降低了电容电感的制作成本,同时也极大的提高了电感磁通量以增加电感值并降低涡旋电流,并提高品质因数Q值以及电感线圈的性能。
本领域技术人员应该理解,本领域技术人员在结合现有技术以及上述实施例可以实现所述变化例,在此不做赘述。这样的变化例并不影响本发明的实质内容,在此不予赘述。
以上对本发明的较佳实施例进行了描述。需要理解的是,本发明并不局限于上述特定实施方式,其中未尽详细描述的设备和结构应该理解为用本领域中的普通方式予以实施;任何熟悉本领域的技术人员,在不脱离本发明技术方案范围情况下,都可利用上述揭示的方法和技术内容对本发明技术方案做出许多可能的变动和修饰,或修改为等同变化的等效实施例,这并不影响本发明的实质内容。因此,凡是未脱离本发明技术方案的内容,依据本发明的技术实质对以上实施例所做的任何简单修改、等同变化及修饰,均仍属于本发明技术方案保护的范围内。

Claims (8)

1.一种立体集成电感电容结构的制备方法,其特征在于,所述方法包括:
步骤S1、提供一半导体衬底,并于所述半导体衬底之上依次制备第一绝缘层和底层金属薄膜,并去除部分所述底层金属薄膜,以于所述第一绝缘层之上形成若干平行排列的底部金属导线;
步骤S2、制备第二绝缘层覆盖所述底部金属导线及所述第一绝缘层暴露的表面,并刻蚀所述第二绝缘层,以于各所述底部金属导线的长度延伸方向的两端部区域之上均形成一第一通孔;
于所述第一通孔中填充第一金属,以于所述底部金属导线之上形成两列第一金属孔连线;
步骤S3、制备第三绝缘层覆盖所述第一金属孔连线和所述第二绝缘层的上表面,并刻蚀第三绝缘层,以于各所述第一金属孔连线之上形成一第二通孔及若干环状凹槽,且各第二通孔均环绕设置有至少两个所述环状凹槽;
于所述第二通孔和所述环状凹槽中填充第二金属,以于各所述第一金属孔连线之上均形成第二金属孔连线和若干环状的磁芯;
步骤S4、制备第四绝缘层覆盖所述第二金属孔连线、所述磁芯和所述第三绝缘层的上表面,并刻蚀第四绝缘层,以于各所述第二金属孔连线之上均形成一第三通孔和位于各磁芯之上的一第四通孔;
于所述第三通孔和所述第四通孔中填充第三金属,以于所述第三通孔中形成第三金属孔连线,于所述第四通孔中形成第四金属孔连线;
步骤S5、制备顶层金属薄膜覆盖所述第三金属孔连线、所述第四金属孔连线和所述第四绝缘层的上表面;刻蚀所述顶层金属薄膜,以形成若干引线和若干平行排列的顶部金属导线;
其中,各所述引线均通过所述第四金属孔连线将所述磁芯连接,所述顶部金属导线依次通过所述第三金属孔连线、所述第二金属孔连线和所述第一金属孔连线将所述底部金属导线首尾依次连接。
2.如权利要求1所述的立体集成电感电容结构的制备方法,其特征在于,步骤S5中,与所述底部金属导线在垂直投影方向上构成一定夹角刻蚀所述顶层金属薄膜以形成所述顶部金属导线。
3.如权利要求1所述的立体集成电感电容结构的制备方法,其特征在于,所述第一金属与所述第三金属的材质相同。
4.如权利要求3所述的立体集成电感电容结构的制备方法,其特征在于,所述第一金属与所述第三金属的材质为钨或锡。
5.如权利要求1所述的立体集成电感电容结构的制备方法,其特征在于,所述第二金属的材质为钴或镍。
6.如权利要求1所述的立体集成电感电容结构的制备方法,其特征在于,所述底层金属薄膜与所述顶层金属薄膜的材质相同。
7.如权利要求1所述的立体集成电感电容结构的制备方法,其特征在于,所述第一绝缘层、所述第二绝缘层、所述第三绝缘层和所述第四绝缘层的材质均相同。
8.如权利要求1所述的立体集成电感电容结构的制备方法,其特征在于,步骤S2~S5中,任一填充金属或者制备绝缘层工艺之后均需要进行化学机械抛光工艺。
CN201410469021.8A 2014-09-15 2014-09-15 一种立体集成电感电容结构的制备方法 Active CN104269375B (zh)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN201410469021.8A CN104269375B (zh) 2014-09-15 2014-09-15 一种立体集成电感电容结构的制备方法
US14/811,875 US9455221B2 (en) 2014-09-15 2015-07-29 Preparation method of three-dimensional integrated inductor-capacitor structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201410469021.8A CN104269375B (zh) 2014-09-15 2014-09-15 一种立体集成电感电容结构的制备方法

Publications (2)

Publication Number Publication Date
CN104269375A true CN104269375A (zh) 2015-01-07
CN104269375B CN104269375B (zh) 2017-03-08

Family

ID=52160886

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201410469021.8A Active CN104269375B (zh) 2014-09-15 2014-09-15 一种立体集成电感电容结构的制备方法

Country Status (2)

Country Link
US (1) US9455221B2 (zh)
CN (1) CN104269375B (zh)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109215979A (zh) * 2018-10-17 2019-01-15 安徽安努奇科技有限公司 一种贴片式电感及其制作方法
CN112166501A (zh) * 2020-09-02 2021-01-01 长江存储科技有限责任公司 半导体器件中的片上电容器结构

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10171037B2 (en) 2017-04-25 2019-01-01 Qorvo Us, Inc. Multi-mode power management system supporting fifth-generation new radio
US10879852B2 (en) 2017-08-08 2020-12-29 Qorvo Us, Inc. Power management circuit and related radio frequency front-end circuit
US10553530B2 (en) * 2017-09-29 2020-02-04 Qorvo Us, Inc. Three-dimensional (3D) inductor-capacitor (LC) circuit
US10748810B2 (en) * 2018-05-29 2020-08-18 Taiwan Semiconductor Manufacturing Co., Ltd. Method of manufacturing an integrated inductor with protections caps on conductive lines

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5446311A (en) * 1994-09-16 1995-08-29 International Business Machines Corporation High-Q inductors in silicon technology without expensive metalization
EP0778593B1 (en) * 1995-12-07 2000-11-22 Co.Ri.M.Me. Consorzio Per La Ricerca Sulla Microelettronica Nel Mezzogiorno Method for realizing magnetic circuits in an integrated circuit
US6933224B2 (en) * 2003-03-28 2005-08-23 Micron Technology, Inc. Method of fabricating integrated circuitry
US7268645B2 (en) * 2005-05-09 2007-09-11 Seiko Epson Corporation Integrated resonator structure and methods for its manufacture and use
US8860544B2 (en) * 2007-06-26 2014-10-14 Mediatek Inc. Integrated inductor
TWI398887B (zh) * 2007-10-23 2013-06-11 Pixart Imaging Inc 可變平行電容板之製造方法
CN103904390B (zh) * 2014-04-08 2016-04-20 南京理工大学 一种新型无源微型带通滤波器结构

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109215979A (zh) * 2018-10-17 2019-01-15 安徽安努奇科技有限公司 一种贴片式电感及其制作方法
CN112166501A (zh) * 2020-09-02 2021-01-01 长江存储科技有限责任公司 半导体器件中的片上电容器结构
WO2022047644A1 (en) * 2020-09-02 2022-03-10 Yangtze Memory Technologies Co., Ltd. On-chip capacitor structures in semiconductor devices
CN112166501B (zh) * 2020-09-02 2024-01-09 长江存储科技有限责任公司 半导体器件中的片上电容器结构

Also Published As

Publication number Publication date
US9455221B2 (en) 2016-09-27
CN104269375B (zh) 2017-03-08
US20160079165A1 (en) 2016-03-17

Similar Documents

Publication Publication Date Title
CN104269375A (zh) 一种立体集成电感电容结构的制备方法
KR101304387B1 (ko) 자기 필름 개선 인덕터
US7498918B2 (en) Inductor structure
JP6071945B2 (ja) インダクタ及びその製造方法
TWI394186B (zh) 一種線圈電感之形成方法
US8601673B2 (en) Method of producing an inductor with a high inductance
CN102148089B (zh) 用于集成电感器的系统和方法
CN103093922B (zh) 共模滤波器
US20100225436A1 (en) Microfabricated inductors with through-wafer vias
US20130187255A1 (en) Power inductors in silicon
CN103972207A (zh) 堆叠管芯之间的螺旋形螺旋电感器
US20010013820A1 (en) High efficiency thin film inductor
US20130241684A1 (en) Method for manufacturing common mode filter and common mode filter
JP2005072588A (ja) 半導体基体中に形成されたスパイラル形状インダクタ及びそのインダクタを形成するための方法
CN105874594B (zh) 三维线焊电感器
CN109427468A (zh) 线圈组件
US8722443B2 (en) Inductor structures for integrated circuit devices
CN104241188B (zh) 一种立体集成电感结构的制备方法
CN102738124A (zh) 新型的分形图案接地屏蔽结构
CN102456612A (zh) 半导体集成电感的制作方法及结构
CN105742251A (zh) 具有电感和金属-绝缘层-金属电容的结构
CN106898458B (zh) 电感器及其形成方法
US11942255B2 (en) Inductor component
KR101412816B1 (ko) 칩 인덕터 및 그 제조방법
CN105097769A (zh) 一种三维集成电路的器件及其制备方法

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant