CN103997400B - Method and circuit for different-fractional-order y<2>-containing Liu chaotic switching system - Google Patents

Method and circuit for different-fractional-order y<2>-containing Liu chaotic switching system Download PDF

Info

Publication number
CN103997400B
CN103997400B CN201410062473.4A CN201410062473A CN103997400B CN 103997400 B CN103997400 B CN 103997400B CN 201410062473 A CN201410062473 A CN 201410062473A CN 103997400 B CN103997400 B CN 103997400B
Authority
CN
China
Prior art keywords
pin
operational amplifier
resistance
electric capacity
parallel
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN201410062473.4A
Other languages
Chinese (zh)
Other versions
CN103997400A (en
Inventor
王中友
祝光健
曹剑斌
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Zhejiang Communications Services Co Ltd
Original Assignee
Zhejiang Communications Services Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Zhejiang Communications Services Co Ltd filed Critical Zhejiang Communications Services Co Ltd
Priority to CN201410062473.4A priority Critical patent/CN103997400B/en
Publication of CN103997400A publication Critical patent/CN103997400A/en
Application granted granted Critical
Publication of CN103997400B publication Critical patent/CN103997400B/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Landscapes

  • Amplifiers (AREA)

Abstract

The invention provides a method and a circuit for a different-fractional-order y<2>-containing Liu chaotic switching system. An operational amplifier U1, an operational amplifier U2, resistors and capacitors are utilized for forming reverse phase adders and fractional order reverse phase integrators with different orders; a multiplier U3 and a multiplier U4 are utilized for realizing multiplication operation; an analog switch U5 is used for realizing the selective output of analog signals; the operational amplifier U1 and the operational amplifier U2 adopt LF347D; the multiplier U3 and the multiplier U4 adopt AD633JN; the analog switch U5 adoptes ADG888; the operational amplifier U1 is connected with the multiplier U3, the multiplier U4 and the analog switch U5; the operational amplifier U2 is connected with the multiplier U3 and the analog switch U5; the multiplier U3 is connected with the operational amplifier U1; the multiplier U4 is connected with the operational amplifier U2; and the analog switch U5 is connected with the operational amplifier U1 and the operational amplifier U2. The invention provides the novel switching method and the novel circuit for the novel chaotic system, and a new thought is provided for increasing the chaotic system switching types and the application of the chaotic system to engineering practice.

Description

A kind of Liu chaos switched system method containing y2 that fractional-order is different and circuit
Technical field
The present invention relates to a chaos system and circuit realiration, what particularly a kind of fractional-order was different contains y 2liu chaos switched system method and circuit.
Background technology
At present, method and the main circuit of the switching chaos system that oneself has will comprise the switching between different linear term in chaos system or nonlinear terms, and based on the fractional order form of these 2 kinds of switch modes, also be not suggested about the changing method of the chaotic systems with fractional order of different order and circuit, the present invention proposes a kind of fractional-order different containing y 2liu chaos switched system method and circuit, the present invention proposes New-type switching method and the circuit of a novel chaos system, this is applied to engineering practice provides a kind of new approaches to increasing type that chaos system switches and this chaos system.
Summary of the invention
The technical problem to be solved in the present invention be to provide a kind of fractional-order different containing y 2liu chaos switched system method and circuit, the present invention adopts following technological means to realize goal of the invention:
What 1, a kind of fractional-order was different contains y 2liu chaos switched system method, it is characterized in that being, comprise the following steps:
(1) containing y 2the equation of Liu chaos system i be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hy 2 - dz i a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(2) 0.9 rank are containing y 2the equation of Liu chaos system ii be:
d 0.9 x / dt 0.9 = a ( y - x ) d 0.9 y / dt 0.9 = bx - cxz d 0.9 z / dt 0.9 = hy 2 - dz ii a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(3) 0.1 rank are containing y 2the equation of Liu chaos system iii be:
d 0 . 1 x / dt 0.1 = a ( y - x ) d 0.1 y / dt 0.1 = bx - cxz d 0.1 z / dt 0.1 = hy 2 - dz iii a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(4) construct switching function q=f (x), wherein the expression formula iv of f (x) is:
q = f ( x ) = 0.9 x > 0 0.1 x &le; 0 iv
(5) by ii, iii and iv construct a kind of fractional-order different containing y 2liu chaos switched system v be:
d q x / dt q = a ( y - x ) d q y / dt q = bx - cxz d q z / dt q = hy 2 - dz a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4 , q = f ( x ) = 0.9 x > 0 0.1 x &le; 0 v
(6) according to fractional-order different containing y 2liu chaos switched system v constructing analog Circuits System, utilize operational amplifier U1, operational amplifier U2 and resistance and electric capacity form the fractional order inverting integrator of anti-phase adder and different order, multiplier U3 and multiplier U4 is utilized to realize multiplying, the selection utilizing analog switch U5 to realize analog signal exports, described operational amplifier U1 and operational amplifier U2 adopts LF347D, described multiplier U3 and multiplier U4 adopts AD633JN, described analog switch U5 adopts ADG888, described operational amplifier U1 connects multiplier U3, multiplier U4 and analog switch U5, described operational amplifier U2 connects multiplier U3 and analog switch U5, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U2, described analog switch U5 concatenation operation amplifier U1 and operational amplifier U2,
1st pin of described operational amplifier U1 is connected with the 2nd pin of operational amplifier U1 by resistance R3, connected with the 6th pin of operational amplifier U1 by resistance R7, the 3rd of operational amplifier U1, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin of operational amplifier U1 is in parallel by resistance Ry11 and electric capacity Cy11's, connecting resistance Ry12 is in parallel with electric capacity Cy12's, connecting resistance Ry13 and electric capacity Cy13 again in parallel after, connect the 7th pin of analog switch U5 again, in parallel by resistance Ry21 and electric capacity Cy21, connecting resistance Ry22 is in parallel with electric capacity Cy22's, connecting resistance Ry23 and electric capacity Cy23 again in parallel after, connect the 5th pin of analog switch U5 again, 7th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R2, connect the 1st of multiplier U4 the, 3 pins, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U1 by resistance R4, the 9th pin of operational amplifier U1 is connect by resistance R5, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U2, 8th pin of operational amplifier U1 connects the 1st pin of multiplier U3, 9th pin of operational amplifier U1 is in parallel by resistance Rx11 and electric capacity Cx11's, connecting resistance Rx12 is in parallel with electric capacity Cx12's, connecting resistance Rx13 and electric capacity Cx13 again in parallel after, connect the 2nd pin of analog switch U5 again, in parallel by resistance Rx21 and electric capacity Cx21, connecting resistance Rx22 is in parallel with electric capacity Cx22's, connecting resistance Rx23 and electric capacity Cx23 again in parallel after, connect the 4th pin of analog switch U5 again, 14th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R1, the 9th pin of operational amplifier U1 is connect by resistance R6,
The 6th of described operational amplifier U2, 7 pins are unsettled, the 3rd of described operational amplifier U2, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 1st pin of operational amplifier U2 passes through the series connection ground connection of resistance R13 and R14, the 8th of analog switch U5 the is connect by R13, 9 pins, 8th pin of operational amplifier U2 connects the 9th pin of operational amplifier U2 by resistance R11, connect the 3rd pin of multiplier U3, 9th pin of operational amplifier U2 is in parallel by resistance Rz11 and electric capacity Cz11's, connecting resistance Rz12 is in parallel with electric capacity Cz12's, connecting resistance Rz13 and electric capacity Cz13 again in parallel after, connect the 10th pin of analog switch U5 again, in parallel by resistance Rz21 and electric capacity Cz21, connecting resistance Rz22 is in parallel with electric capacity Cz22's, connecting resistance Rz23 and electric capacity Cz23 again in parallel after, connect the 12nd pin of analog switch U5 again, 14th pin of operational amplifier U2 connects the 13rd pin of operational amplifier U2 by resistance R10, the 9th pin of operational amplifier U2 is connect by resistance R12,
1st pin of described multiplier U3 connects the 8th pin of operational amplifier U1,3rd pin connects the 8th pin of operational amplifier U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, 7th pin connects the 6th pin of operational amplifier U1 by resistance R8, and the 8th pin meets VCC;
Described multiplier U4 the 1st, 3 pins connect the 7th pin of operational amplifier U1, the equal ground connection of the 2nd, 4,6 pin, the 5th pin meets VEE, and the 7th pin connects the 13rd pin of operational amplifier U2 by resistance R9, and the 8th pin meets VCC;
1st pin of described analog switch U5 meets VCC, the 16th pin ground connection, the 13rd, 14,15 pins are unsettled, the 3rd pin connects the 8th pin of operational amplifier U1, and the 6th pin connects the 7th pin of operational amplifier U1, and the 11st pin connects the 8th pin of operational amplifier U2.
What 2, a kind of fractional-order was different contains y 2liu chaos switched system circuit, it is characterized in that being, utilize operational amplifier U1, operational amplifier U2 and resistance and electric capacity form the fractional order inverting integrator of anti-phase adder and different order, multiplier U3 and multiplier U4 is utilized to realize multiplying, the selection utilizing analog switch U5 to realize analog signal exports, described operational amplifier U1 and operational amplifier U2 adopts LF347D, described multiplier U3 and multiplier U4 adopts AD633JN, described analog switch U5 adopts ADG888, described operational amplifier U1 connects multiplier U3, multiplier U4 and analog switch U5, described operational amplifier U2 connects multiplier U3 and analog switch U5, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U2, described analog switch U5 concatenation operation amplifier U1 and operational amplifier U2,
1st pin of described operational amplifier U1 is connected with the 2nd pin of operational amplifier U1 by resistance R3, connected with the 6th pin of operational amplifier U1 by resistance R7, the 3rd of operational amplifier U1, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin of operational amplifier U1 is in parallel by resistance Ry11 and electric capacity Cy11's, connecting resistance Ry12 is in parallel with electric capacity Cy12's, connecting resistance Ry13 and electric capacity Cy13 again in parallel after, connect the 7th pin of analog switch U5 again, in parallel by resistance Ry21 and electric capacity Cy21, connecting resistance Ry22 is in parallel with electric capacity Cy22's, connecting resistance Ry23 and electric capacity Cy23 again in parallel after, connect the 5th pin of analog switch U5 again, 7th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R2, connect the 1st of multiplier U4 the, 3 pins, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U1 by resistance R4, the 9th pin of operational amplifier U1 is connect by resistance R5, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U2, 8th pin of operational amplifier U1 connects the 1st pin of multiplier U3, 9th pin of operational amplifier U1 is in parallel by resistance Rx11 and electric capacity Cx11's, connecting resistance Rx12 is in parallel with electric capacity Cx12's, connecting resistance Rx13 and electric capacity Cx13 again in parallel after, connect the 2nd pin of analog switch U5 again, in parallel by resistance Rx21 and electric capacity Cx21, connecting resistance Rx22 is in parallel with electric capacity Cx22's, connecting resistance Rx23 and electric capacity Cx23 again in parallel after, connect the 4th pin of analog switch U5 again, 14th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R1, the 9th pin of operational amplifier U1 is connect by resistance R6,
The 6th of described operational amplifier U2, 7 pins are unsettled, the 3rd of described operational amplifier U2, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 1st pin of operational amplifier U2 passes through the series connection ground connection of resistance R13 and R14, the 8th of analog switch U5 the is connect by R13, 9 pins, 8th pin of operational amplifier U2 connects the 9th pin of operational amplifier U2 by resistance R11, connect the 3rd pin of multiplier U3, 9th pin of operational amplifier U2 is in parallel by resistance Rz11 and electric capacity Cz11's, connecting resistance Rz12 is in parallel with electric capacity Cz12's, connecting resistance Rz13 and electric capacity Cz13 again in parallel after, connect the 10th pin of analog switch U5 again, in parallel by resistance Rz21 and electric capacity Cz21, connecting resistance Rz22 is in parallel with electric capacity Cz22's, connecting resistance Rz23 and electric capacity Cz23 again in parallel after, connect the 12nd pin of analog switch U5 again, 14th pin of operational amplifier U2 connects the 13rd pin of operational amplifier U2 by resistance R10, the 9th pin of operational amplifier U2 is connect by resistance R12,
1st pin of described multiplier U3 connects the 8th pin of operational amplifier U1,3rd pin connects the 8th pin of operational amplifier U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, 7th pin connects the 6th pin of operational amplifier U1 by resistance R8, and the 8th pin meets VCC;
Described multiplier U4 the 1st, 3 pins connect the 7th pin of operational amplifier U1, the equal ground connection of the 2nd, 4,6 pin, the 5th pin meets VEE, and the 7th pin connects the 13rd pin of operational amplifier U2 by resistance R9, and the 8th pin meets VCC;
1st pin of described analog switch U5 meets VCC, the 16th pin ground connection, the 13rd, 14,15 pins are unsettled, the 3rd pin connects the 8th pin of operational amplifier U1, and the 6th pin connects the 7th pin of operational amplifier U1, and the 11st pin connects the 8th pin of operational amplifier U2.
The invention has the beneficial effects as follows: the New-type switching method and the circuit that propose a novel chaos system, this is applied to engineering practice provides a kind of new approaches to increasing type that chaos system switches and this chaos system.
Accompanying drawing explanation
Fig. 1 is the circuit connection structure schematic diagram of the preferred embodiment of the present invention.
Fig. 2 and Fig. 3 is the actual connection layout of circuit of the present invention.
Embodiment
Below in conjunction with accompanying drawing and preferred embodiment, the present invention is further described in detail, see Fig. 1-Fig. 3.
What 1, a kind of fractional-order was different contains y 2liu chaos switched system method, it is characterized in that being, comprise the following steps:
(1) containing y 2the equation of Liu chaos system i be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hy 2 - dz i a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(2) 0.9 rank are containing y 2the equation of Liu chaos system ii be:
d 0.9 x / dt 0.9 = a ( y - x ) d 0.9 y / dt 0.9 = bx - cxz d 0.9 z / dt 0.9 = hy 2 - dz ii a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(3) 0.1 rank are containing y 2the equation of Liu chaos system iii be:
d 0 . 1 x / dt 0.1 = a ( y - x ) d 0.1 y / dt 0.1 = bx - cxz d 0.1 z / dt 0.1 = hy 2 - dz iii a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4
(4) construct switching function q=f (x), wherein the expression formula iv of f (x) is:
q = f ( x ) = 0.9 x > 0 0.1 x &le; 0 iv
(5) by ii, iii and iv construct a kind of fractional-order different containing y 2liu chaos switched system v be:
d q x / dt q = a ( y - x ) d q y / dt q = bx - cxz d q z / dt q = hy 2 - dz a = 10 , b = 40 , c = 10 , d = 2.5 , h = 4 , q = f ( x ) = 0.9 x > 0 0.1 x &le; 0 v
(6) according to fractional-order different containing y 2liu chaos switched system v constructing analog Circuits System, utilize operational amplifier U1, operational amplifier U2 and resistance and electric capacity form the fractional order inverting integrator of anti-phase adder and different order, multiplier U3 and multiplier U4 is utilized to realize multiplying, the selection utilizing analog switch U5 to realize analog signal exports, described operational amplifier U1 and operational amplifier U2 adopts LF347D, described multiplier U3 and multiplier U4 adopts AD633JN, described analog switch U5 adopts ADG888, described operational amplifier U1 connects multiplier U3, multiplier U4 and analog switch U5, described operational amplifier U2 connects multiplier U3 and analog switch U5, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U2, described analog switch U5 concatenation operation amplifier U1 and operational amplifier U2,
1st pin of described operational amplifier U1 is connected with the 2nd pin of operational amplifier U1 by resistance R3, connected with the 6th pin of operational amplifier U1 by resistance R7, the 3rd of operational amplifier U1, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin of operational amplifier U1 is in parallel by resistance Ry11 and electric capacity Cy11's, connecting resistance Ry12 is in parallel with electric capacity Cy12's, connecting resistance Ry13 and electric capacity Cy13 again in parallel after, connect the 7th pin of analog switch U5 again, in parallel by resistance Ry21 and electric capacity Cy21, connecting resistance Ry22 is in parallel with electric capacity Cy22's, connecting resistance Ry23 and electric capacity Cy23 again in parallel after, connect the 5th pin of analog switch U5 again, 7th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R2, connect the 1st of multiplier U4 the, 3 pins, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U1 by resistance R4, the 9th pin of operational amplifier U1 is connect by resistance R5, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U2, 8th pin of operational amplifier U1 connects the 1st pin of multiplier U3, 9th pin of operational amplifier U1 is in parallel by resistance Rx11 and electric capacity Cx11's, connecting resistance Rx12 is in parallel with electric capacity Cx12's, connecting resistance Rx13 and electric capacity Cx13 again in parallel after, connect the 2nd pin of analog switch U5 again, in parallel by resistance Rx21 and electric capacity Cx21, connecting resistance Rx22 is in parallel with electric capacity Cx22's, connecting resistance Rx23 and electric capacity Cx23 again in parallel after, connect the 4th pin of analog switch U5 again, 14th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R1, the 9th pin of operational amplifier U1 is connect by resistance R6,
The 6th of described operational amplifier U2, 7 pins are unsettled, the 3rd of described operational amplifier U2, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 1st pin of operational amplifier U2 passes through the series connection ground connection of resistance R13 and R14, the 8th of analog switch U5 the is connect by R13, 9 pins, 8th pin of operational amplifier U2 connects the 9th pin of operational amplifier U2 by resistance R11, connect the 3rd pin of multiplier U3, 9th pin of operational amplifier U2 is in parallel by resistance Rz11 and electric capacity Cz11's, connecting resistance Rz12 is in parallel with electric capacity Cz12's, connecting resistance Rz13 and electric capacity Cz13 again in parallel after, connect the 10th pin of analog switch U5 again, in parallel by resistance Rz21 and electric capacity Cz21, connecting resistance Rz22 is in parallel with electric capacity Cz22's, connecting resistance Rz23 and electric capacity Cz23 again in parallel after, connect the 12nd pin of analog switch U5 again, 14th pin of operational amplifier U2 connects the 13rd pin of operational amplifier U2 by resistance R10, the 9th pin of operational amplifier U2 is connect by resistance R12,
1st pin of described multiplier U3 connects the 8th pin of operational amplifier U1,3rd pin connects the 8th pin of operational amplifier U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, 7th pin connects the 6th pin of operational amplifier U1 by resistance R8, and the 8th pin meets VCC;
Described multiplier U4 the 1st, 3 pins connect the 7th pin of operational amplifier U1, the equal ground connection of the 2nd, 4,6 pin, the 5th pin meets VEE, and the 7th pin connects the 13rd pin of operational amplifier U2 by resistance R9, and the 8th pin meets VCC;
1st pin of described analog switch U5 meets VCC, the 16th pin ground connection, the 13rd, 14,15 pins are unsettled, the 3rd pin connects the 8th pin of operational amplifier U1, and the 6th pin connects the 7th pin of operational amplifier U1, and the 11st pin connects the 8th pin of operational amplifier U2.
What 2, a kind of fractional-order was different contains y 2liu chaos switched system circuit, it is characterized in that being, utilize operational amplifier U1, operational amplifier U2 and resistance and electric capacity form the fractional order inverting integrator of anti-phase adder and different order, multiplier U3 and multiplier U4 is utilized to realize multiplying, the selection utilizing analog switch U5 to realize analog signal exports, described operational amplifier U1 and operational amplifier U2 adopts LF347D, described multiplier U3 and multiplier U4 adopts AD633JN, described analog switch U5 adopts ADG888, described operational amplifier U1 connects multiplier U3, multiplier U4 and analog switch U5, described operational amplifier U2 connects multiplier U3 and analog switch U5, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U2, described analog switch U5 concatenation operation amplifier U1 and operational amplifier U2,
1st pin of described operational amplifier U1 is connected with the 2nd pin of operational amplifier U1 by resistance R3, connected with the 6th pin of operational amplifier U1 by resistance R7, the 3rd of operational amplifier U1, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin of operational amplifier U1 is in parallel by resistance Ry11 and electric capacity Cy11's, connecting resistance Ry12 is in parallel with electric capacity Cy12's, connecting resistance Ry13 and electric capacity Cy13 again in parallel after, connect the 7th pin of analog switch U5 again, in parallel by resistance Ry21 and electric capacity Cy21, connecting resistance Ry22 is in parallel with electric capacity Cy22's, connecting resistance Ry23 and electric capacity Cy23 again in parallel after, connect the 5th pin of analog switch U5 again, 7th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R2, connect the 1st of multiplier U4 the, 3 pins, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U1 by resistance R4, the 9th pin of operational amplifier U1 is connect by resistance R5, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U2, 8th pin of operational amplifier U1 connects the 1st pin of multiplier U3, 9th pin of operational amplifier U1 is in parallel by resistance Rx11 and electric capacity Cx11's, connecting resistance Rx12 is in parallel with electric capacity Cx12's, connecting resistance Rx13 and electric capacity Cx13 again in parallel after, connect the 2nd pin of analog switch U5 again, in parallel by resistance Rx21 and electric capacity Cx21, connecting resistance Rx22 is in parallel with electric capacity Cx22's, connecting resistance Rx23 and electric capacity Cx23 again in parallel after, connect the 4th pin of analog switch U5 again, 14th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R1, the 9th pin of operational amplifier U1 is connect by resistance R6,
The 6th of described operational amplifier U2, 7 pins are unsettled, the 3rd of described operational amplifier U2, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 1st pin of operational amplifier U2 passes through the series connection ground connection of resistance R13 and R14, the 8th of analog switch U5 the is connect by R13, 9 pins, 8th pin of operational amplifier U2 connects the 9th pin of operational amplifier U2 by resistance R11, connect the 3rd pin of multiplier U3, 9th pin of operational amplifier U2 is in parallel by resistance Rz11 and electric capacity Cz11's, connecting resistance Rz12 is in parallel with electric capacity Cz12's, connecting resistance Rz13 and electric capacity Cz13 again in parallel after, connect the 10th pin of analog switch U5 again, in parallel by resistance Rz21 and electric capacity Cz21, connecting resistance Rz22 is in parallel with electric capacity Cz22's, connecting resistance Rz23 and electric capacity Cz23 again in parallel after, connect the 12nd pin of analog switch U5 again, 14th pin of operational amplifier U2 connects the 13rd pin of operational amplifier U2 by resistance R10, the 9th pin of operational amplifier U2 is connect by resistance R12,
1st pin of described multiplier U3 connects the 8th pin of operational amplifier U1,3rd pin connects the 8th pin of operational amplifier U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, 7th pin connects the 6th pin of operational amplifier U1 by resistance R8, and the 8th pin meets VCC;
Described multiplier U4 the 1st, 3 pins connect the 7th pin of operational amplifier U1, the equal ground connection of the 2nd, 4,6 pin, the 5th pin meets VEE, and the 7th pin connects the 13rd pin of operational amplifier U2 by resistance R9, and the 8th pin meets VCC;
1st pin of described analog switch U5 meets VCC, the 16th pin ground connection, the 13rd, 14,15 pins are unsettled, the 3rd pin connects the 8th pin of operational amplifier U1, and the 6th pin connects the 7th pin of operational amplifier U1, and the 11st pin connects the 8th pin of operational amplifier U2.
Resistance R1=R3=R6=R7=R10=R12=10k Ω in circuit, R8=100 Ω, R9=250 Ω, R4=2.5k Ω, R2=R5=10k Ω, R11=40k Ω, R13=100k Ω, R14=80k Ω, Rx11=Ry11=Rz11=62.84M Ω, Rx12=Ry12=Rz12=250k Ω, Rx13=Ry13=Rz13=2.5k Ω, Rx21=Ry21=Rz21=0.636M Ω, Rx22=Ry22=Rz22=0.3815M Ω, Rx23=Ry23=Rz23=0.5672M Ω, Cx11=Cy11=Cz11=1.2 μ F, Cx12=Cy12=Cz13=1.8 μ F, Cx13=Cy13=Cz13=1.1 μ F, Cx21=Cy21=Cz21=15.75 μ F, Cx22=Cy22=Cz22=0.1575 μ F, Cx23=Cy23=Cz23=633.5nF.
Certainly, above-mentioned explanation is not limitation of the present invention, and the present invention is also not limited only to above-mentioned citing, and the change that those skilled in the art make in essential scope of the present invention, remodeling, interpolation or replacement, also belong to protection scope of the present invention.

Claims (2)

1. a fractional-order different containing y 2liu chaos switched system method, it is characterized in that being, comprise the following steps:
(1) containing y 2the equation of Liu chaos system i be:
dx / dt = a ( y - x ) dy / dt = bx - cxz dz / dt = hy 2 - dz - - - i a=10,b=40,c=10,d=2.5,h=4
(2) 0.9 rank are containing y 2the equation of Liu chaos system ii be:
d 0.9 x / dt 0.9 = a ( y - x ) d 0.9 y / dt 0.9 = bx - cxz d 0.9 z / dt 0.9 = hy 2 - dz - - - ii a=10,b=40,c=10,d=2.5,h=4
(3) 0.1 rank are containing y 2the equation of Liu chaos system iii be:
d 0 . 1 x / dt 0 . 1 = a ( y - x ) d 0 . 1 y / dt 0 . 1 = bx - cxz d 0 . 1 z / dt 0 . 1 = hy 2 - dz - - - iii a=10,b=40,c=10,d=2.5,h=4
(4) construct switching function q=f (x), wherein the expression formula iv of f (x) is:
q = f ( x ) = 0.9 x > 0 0.1 x &le; 0 - - - iv
(5) by ii, iii and iv construct a kind of fractional-order different containing y 2liu chaos switched system v be:
d q x / dt q = a ( y - x ) d q y / dt q = bx - cxz d q z / dt q = hy 2 - dz a=10,b=40,c=10,d=2.5,h=4, q = f ( x ) = 0.9 x > 0 0.1 x &le; 0 - - - v
(6) according to fractional-order different containing y 2liu chaos switched system v constructing analog Circuits System, utilize operational amplifier U1, operational amplifier U2 and resistance and electric capacity form the fractional order inverting integrator of anti-phase adder and different order, multiplier U3 and multiplier U4 is utilized to realize multiplying, the selection utilizing analog switch U5 to realize analog signal exports, described operational amplifier U1 and operational amplifier U2 adopts LF347D, described multiplier U3 and multiplier U4 adopts AD633JN, described analog switch U5 adopts ADG888, described operational amplifier U1 connects multiplier U3, multiplier U4 and analog switch U5, described operational amplifier U2 connects multiplier U3 and analog switch U5, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U2, described analog switch U5 concatenation operation amplifier U1 and operational amplifier U2,
1st pin of described operational amplifier U1 is connected with the 2nd pin of operational amplifier U1 by resistance R3, connected with the 6th pin of operational amplifier U1 by resistance R7, the 3rd of operational amplifier U1, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin of operational amplifier U1 is in parallel by resistance Ry11 and electric capacity Cy11's, connecting resistance Ry12 is in parallel with electric capacity Cy12's, connecting resistance Ry13 and electric capacity Cy13 again in parallel after, connect the 7th pin of analog switch U5 again, in parallel by resistance Ry21 and electric capacity Cy21, connecting resistance Ry22 is in parallel with electric capacity Cy22's, connecting resistance Ry23 and electric capacity Cy23 again in parallel after, connect the 5th pin of analog switch U5 again, 7th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R2, connect the 1st of multiplier U4 the, 3 pins, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U1 by resistance R4, the 9th pin of operational amplifier U1 is connect by resistance R5, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U2, 8th pin of operational amplifier U1 connects the 1st pin of multiplier U3, 9th pin of operational amplifier U1 is in parallel by resistance Rx11 and electric capacity Cx11's, connecting resistance Rx12 is in parallel with electric capacity Cx12's, connecting resistance Rx13 and electric capacity Cx13 again in parallel after, connect the 2nd pin of analog switch U5 again, in parallel by resistance Rx21 and electric capacity Cx21, connecting resistance Rx22 is in parallel with electric capacity Cx22's, connecting resistance Rx23 and electric capacity Cx23 again in parallel after, connect the 4th pin of analog switch U5 again, 14th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R1, the 9th pin of operational amplifier U1 is connect by resistance R6,
The 6th of described operational amplifier U2, 7 pins are unsettled, the 3rd of described operational amplifier U2, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 1st pin of operational amplifier U2 passes through the series connection ground connection of resistance R13 and R14, the 8th of analog switch U5 the is connect by R13, 9 pins, 8th pin of operational amplifier U2 connects the 9th pin of operational amplifier U2 by resistance R11, connect the 3rd pin of multiplier U3, 9th pin of operational amplifier U2 is in parallel by resistance Rz11 and electric capacity Cz11's, connecting resistance Rz12 is in parallel with electric capacity Cz12's, connecting resistance Rz13 and electric capacity Cz13 again in parallel after, connect the 10th pin of analog switch U5 again, in parallel by resistance Rz21 and electric capacity Cz21, connecting resistance Rz22 is in parallel with electric capacity Cz22's, connecting resistance Rz23 and electric capacity Cz23 again in parallel after, connect the 12nd pin of analog switch U5 again, 14th pin of operational amplifier U2 connects the 13rd pin of operational amplifier U2 by resistance R10, the 9th pin of operational amplifier U2 is connect by resistance R12,
1st pin of described multiplier U3 connects the 8th pin of operational amplifier U1,3rd pin connects the 8th pin of operational amplifier U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, 7th pin connects the 6th pin of operational amplifier U1 by resistance R8, and the 8th pin meets VCC;
Described multiplier U4 the 1st, 3 pins connect the 7th pin of operational amplifier U1, the equal ground connection of the 2nd, 4,6 pin, the 5th pin meets VEE, and the 7th pin connects the 13rd pin of operational amplifier U2 by resistance R9, and the 8th pin meets VCC;
1st pin of described analog switch U5 meets VCC, the 16th pin ground connection, the 13rd, 14,15 pins are unsettled, the 3rd pin connects the 8th pin of operational amplifier U1, and the 6th pin connects the 7th pin of operational amplifier U1, and the 11st pin connects the 8th pin of operational amplifier U2.
2. a fractional-order different containing y 2liu chaos switched system circuit, it is characterized in that being, utilize operational amplifier U1, operational amplifier U2 and resistance and electric capacity form the fractional order inverting integrator of anti-phase adder and different order, multiplier U3 and multiplier U4 is utilized to realize multiplying, the selection utilizing analog switch U5 to realize analog signal exports, described operational amplifier U1 and operational amplifier U2 adopts LF347D, described multiplier U3 and multiplier U4 adopts AD633JN, described analog switch U5 adopts ADG888, described operational amplifier U1 connects multiplier U3, multiplier U4 and analog switch U5, described operational amplifier U2 connects multiplier U3 and analog switch U5, described multiplier U3 concatenation operation amplifier U1, described multiplier U4 concatenation operation amplifier U2, described analog switch U5 concatenation operation amplifier U1 and operational amplifier U2,
1st pin of described operational amplifier U1 is connected with the 2nd pin of operational amplifier U1 by resistance R3, connected with the 6th pin of operational amplifier U1 by resistance R7, the 3rd of operational amplifier U1, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 6th pin of operational amplifier U1 is in parallel by resistance Ry11 and electric capacity Cy11's, connecting resistance Ry12 is in parallel with electric capacity Cy12's, connecting resistance Ry13 and electric capacity Cy13 again in parallel after, connect the 7th pin of analog switch U5 again, in parallel by resistance Ry21 and electric capacity Cy21, connecting resistance Ry22 is in parallel with electric capacity Cy22's, connecting resistance Ry23 and electric capacity Cy23 again in parallel after, connect the 5th pin of analog switch U5 again, 7th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R2, connect the 1st of multiplier U4 the, 3 pins, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U1 by resistance R4, the 9th pin of operational amplifier U1 is connect by resistance R5, 8th pin of operational amplifier U1 connects the 2nd pin of operational amplifier U2, 8th pin of operational amplifier U1 connects the 1st pin of multiplier U3, 9th pin of operational amplifier U1 is in parallel by resistance Rx11 and electric capacity Cx11's, connecting resistance Rx12 is in parallel with electric capacity Cx12's, connecting resistance Rx13 and electric capacity Cx13 again in parallel after, connect the 2nd pin of analog switch U5 again, in parallel by resistance Rx21 and electric capacity Cx21, connecting resistance Rx22 is in parallel with electric capacity Cx22's, connecting resistance Rx23 and electric capacity Cx23 again in parallel after, connect the 4th pin of analog switch U5 again, 14th pin of operational amplifier U1 connects the 13rd pin of operational amplifier U1 by resistance R1, the 9th pin of operational amplifier U1 is connect by resistance R6,
The 6th of described operational amplifier U2, 7 pins are unsettled, the 3rd of described operational amplifier U2, 5, 10, 12 pin ground connection, 4th pin meets VCC, 11st pin meets VEE, 1st pin of operational amplifier U2 passes through the series connection ground connection of resistance R13 and R14, the 8th of analog switch U5 the is connect by R13, 9 pins, 8th pin of operational amplifier U2 connects the 9th pin of operational amplifier U2 by resistance R11, connect the 3rd pin of multiplier U3, 9th pin of operational amplifier U2 is in parallel by resistance Rz11 and electric capacity Cz11's, connecting resistance Rz12 is in parallel with electric capacity Cz12's, connecting resistance Rz13 and electric capacity Cz13 again in parallel after, connect the 10th pin of analog switch U5 again, in parallel by resistance Rz21 and electric capacity Cz21, connecting resistance Rz22 is in parallel with electric capacity Cz22's, connecting resistance Rz23 and electric capacity Cz23 again in parallel after, connect the 12nd pin of analog switch U5 again, 14th pin of operational amplifier U2 connects the 13rd pin of operational amplifier U2 by resistance R10, the 9th pin of operational amplifier U2 is connect by resistance R12,
1st pin of described multiplier U3 connects the 8th pin of operational amplifier U1,3rd pin connects the 8th pin of operational amplifier U2, the equal ground connection of the 2nd, 4,6 pin, and the 5th pin meets VEE, 7th pin connects the 6th pin of operational amplifier U1 by resistance R8, and the 8th pin meets VCC;
Described multiplier U4 the 1st, 3 pins connect the 7th pin of operational amplifier U1, the equal ground connection of the 2nd, 4,6 pin, the 5th pin meets VEE, and the 7th pin connects the 13rd pin of operational amplifier U2 by resistance R9, and the 8th pin meets VCC;
1st pin of described analog switch U5 meets VCC, the 16th pin ground connection, the 13rd, 14,15 pins are unsettled, the 3rd pin connects the 8th pin of operational amplifier U1, and the 6th pin connects the 7th pin of operational amplifier U1, and the 11st pin connects the 8th pin of operational amplifier U2.
CN201410062473.4A 2014-02-22 2014-02-22 Method and circuit for different-fractional-order y<2>-containing Liu chaotic switching system Expired - Fee Related CN103997400B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201410062473.4A CN103997400B (en) 2014-02-22 2014-02-22 Method and circuit for different-fractional-order y<2>-containing Liu chaotic switching system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201410062473.4A CN103997400B (en) 2014-02-22 2014-02-22 Method and circuit for different-fractional-order y<2>-containing Liu chaotic switching system

Publications (2)

Publication Number Publication Date
CN103997400A CN103997400A (en) 2014-08-20
CN103997400B true CN103997400B (en) 2015-07-01

Family

ID=51311411

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201410062473.4A Expired - Fee Related CN103997400B (en) 2014-02-22 2014-02-22 Method and circuit for different-fractional-order y<2>-containing Liu chaotic switching system

Country Status (1)

Country Link
CN (1) CN103997400B (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104270241A (en) * 2014-09-19 2015-01-07 胡春华 0.3-orderLu chaotic system circuit obtaining method based on chain type fractional order integral circuit module
CN104468076A (en) * 2014-11-11 2015-03-25 王晓红 0.8-order Liu chaotic system circuit realizing method based on chain type fractional order integral circuit module

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102903282A (en) * 2012-10-26 2013-01-30 玉林师范学院 Integer-order and fractional-order multifunctional chaotic experiment instrument
CN103152158A (en) * 2013-01-30 2013-06-12 王少夫 Three-dimensional chaotic system

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
LU91292B1 (en) * 2006-12-01 2008-06-02 European Gsa New Chaotic Spreading Codes for Galileo

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102903282A (en) * 2012-10-26 2013-01-30 玉林师范学院 Integer-order and fractional-order multifunctional chaotic experiment instrument
CN103152158A (en) * 2013-01-30 2013-06-12 王少夫 Three-dimensional chaotic system

Also Published As

Publication number Publication date
CN103997400A (en) 2014-08-20

Similar Documents

Publication Publication Date Title
CN103856317A (en) Method and circuit for switching classic Lorenz type chaotic system with different fractional orders
CN103780371B (en) Lv chaotic system switching method and circuit containing x&lt;2&gt; with different fractional orders
CN103684746B (en) Construction method of four-dimensional hyperchaotic system without balance points and simulation circuit
CN104202140A (en) Four-dimensional balance point-free hyperchaotic system based on five-simplest chaotic system, and analogue circuit
CN103731256B (en) Three-dimensional non-balance-point chaotic system and artificial circuit implementation method
CN104202143A (en) Four-dimensional balance point-free hyperchaotic system based on five-simplest chaotic system, and analogue circuit
CN104184575A (en) Rikitake-system-based four-dimensional non-balance-point hyperchaotic system and simulation circuit
CN103780373A (en) Classic chen chaotic system switching method and circuit with different fractional orders
CN105553640A (en) Construction method for balance-point-free four-dimensional hyper-chaotic system based on Rikitake system
CN104092532B (en) Balance-point-free hyper-chaos system based on three-dimensional chaos system, and analogue circuit
CN203813801U (en) Liu chaotic switching system circuit including xy with different fractional orders
CN203872185U (en) Lorenz-type chaotic switching system circuit with square of y and different fractional orders
CN103780374B (en) Chen chaotic system switching method and circuit containing x&lt;2&gt; with different fractional orders
CN103812640A (en) Method and circuit for switching Liu (line interface unit) chaos system with different fraction orders and xy
CN103997400B (en) Method and circuit for different-fractional-order y&lt;2&gt;-containing Liu chaotic switching system
CN103812639A (en) Method and circuit for switching classical Liu (line interface unit) chaos system with different fraction orders
CN203896361U (en) Switching circuit of Lyv chaotic system with different fractional orders and containing x power
CN103856319B (en) Method and circuit for switching Lorenz type chaotic system provided with different fractional orders and x2
CN103780372B (en) Chen chaotic system switching method and circuit containing y&lt;2&gt; with different fractional orders
CN103916232B (en) Switching method and circuit of Lu chaotic system with different fractional orders and y&lt;2&gt;
CN103825701B (en) Method for classical Qi chaotic switching system with different fractional orders and circuit
CN203872189U (en) Liu chaotic switching system circuit with xy and different fractional orders
CN103731129A (en) Double-wing attractor chaotic system and circuit with two balance points
CN104135361B (en) Method and circuit for switching Qi chaotic system having different fractional orders and containing x&lt;2&gt;
CN204145515U (en) The chen chaos switched system circuit that a kind of fractional-order is different

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
ASS Succession or assignment of patent right

Owner name: ZHEJIANG COMMUNICATION SERVICES CO., LTD.

Free format text: FORMER OWNER: BINZHOU COLLEGE

Effective date: 20150601

Free format text: FORMER OWNER: WANG ZHONGLIN

Effective date: 20150601

C41 Transfer of patent application or patent right or utility model
C53 Correction of patent for invention or patent application
CB03 Change of inventor or designer information

Inventor after: Wang Zhongyou

Inventor after: Zhu Guangjian

Inventor after: Cao Jianbin

Inventor before: Han Jingwei

COR Change of bibliographic data

Free format text: CORRECT: INVENTOR; FROM: HAN JINGWEI TO: WANG ZHONGYOU ZHU GUANGJIAN CAO JIANBIN

TA01 Transfer of patent application right

Effective date of registration: 20150601

Address after: 310000 No. 99, Tai'an Road, Hangzhou, Zhejiang

Applicant after: Zhejiang Communications Services Co., Ltd.

Address before: 256603 the Yellow River Road, Shandong, No. five, No. 391, Binzhou

Applicant before: Binzhou College

Applicant before: Wang Zhonglin

C14 Grant of patent or utility model
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20150701

Termination date: 20190222

CF01 Termination of patent right due to non-payment of annual fee