CN103491336A - Method for converting single-LINK LVDS video signal into MIPI video signal - Google Patents

Method for converting single-LINK LVDS video signal into MIPI video signal Download PDF

Info

Publication number
CN103491336A
CN103491336A CN201310442031.8A CN201310442031A CN103491336A CN 103491336 A CN103491336 A CN 103491336A CN 201310442031 A CN201310442031 A CN 201310442031A CN 103491336 A CN103491336 A CN 103491336A
Authority
CN
China
Prior art keywords
lvds
signal
mipi
video
vision signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201310442031.8A
Other languages
Chinese (zh)
Other versions
CN103491336B (en
Inventor
彭骞
朱亚凡
陈凯
沈亚非
邓标华
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Wuhan Jingli Electronic Technology Co Ltd
Original Assignee
Wuhan Jingli Electronic Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Wuhan Jingli Electronic Technology Co Ltd filed Critical Wuhan Jingli Electronic Technology Co Ltd
Priority to CN201310442031.8A priority Critical patent/CN103491336B/en
Publication of CN103491336A publication Critical patent/CN103491336A/en
Application granted granted Critical
Publication of CN103491336B publication Critical patent/CN103491336B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Landscapes

  • Controls And Circuits For Display Device (AREA)

Abstract

The invention discloses a method for converting a single-LINK LVDS video signal into an MIPI video signal. The method includes the steps that step1, reception and demodulation are carried out on the single-LINK LVDS video signal to generate LVDS parallel demodulation data and an LVDS pixel clock; step 2, video decoding is carried out on the parallel demodulation data to generate LVDS video source data and an LVDS video source synchronizing signal, and the LVDS pixel clock is converted into an LVDS video source pixel clock; step 3, sampling and caching are carried out on the LVDS video source signal through the LVDS video source pixel clock, the LVDS video source signal is converted into an RGB video signal, wherein the process that the LVDS video source signal is converted into the RGB video signal includes the steps that an RGB video clock is generated, so that the frequency of the RGB video clock is same as that of the LVDS video source pixel clock; a signal is read from a caching area through the RGB video clock, and RGB video source data and an RGB video synchronizing signal are separated and respectively output in sequence, so that the RGB video source data , the RGB video synchronizing signal and the RGB video clock form the RGB video signal together; step 4, the RGB video signal is converted into the MIPI video signal.

Description

The LVDS vision signal of single LINK is converted to MIPI vision signal method
Technical field
The present invention relates to demonstration field and the field tests of liquid crystal module, refer to that particularly the LVDS vision signal of a kind of single LINK is converted to MIPI vision signal method.
Background technology
Liquid crystal display module (Liquid Crystal Display Module, hereinafter to be referred as liquid crystal module) is the critical component that liquid crystal display can normally show, it is by liquid crystal display screen, original paper backlight, Graphics Processing chip and the electric circuit constitute.Liquid crystal display module structure is accurate, processing procedure is complicated, manufacturing technique requirent is high, in order to guarantee yields when producing, need to produce various test video signals by special liquid crystal module testing apparatus and be input in liquid crystal module and show, strictly, comprehensively detect its display effect.Its display interface of common liquid crystals module of using on TV, display product at present and inner Graphics Processing circuit are used LVDS(Low-Voltage Differential Signaling, Low Voltage Differential Signal) signal carrys out work.And existing liquid crystal module testing device also corresponding output be that the LVDS vision signal is to realize the test of module.Because common liquid crystals module production time is of a specified duration, output is large, so its module testing apparatus also uses in a large number.
Constantly pursue high definition more, display effect more true to nature on mobile device, portable equipment along with people, therefore the common liquid crystals module can't meet the need gradually.So occurred on market that a kind of novel liquid crystal module with ultrahigh resolution and very-high solution density meets people's demand.The interface of this liquid crystal module and inner Graphics Processing circuit adopt MIPI(Mobile Industry Processor Interface to move the industry processor interface) signaling interface.This interface is formulated by the MIPI alliance that comprises the companies such as ARM, Samsung, Intel, purpose is that handle movement, inner each assembly of portable equipment are as nuclear interface standardizings and open each other such as camera, display screen, processors, thereby improved performance, reduced cost and power consumption.The MIPI interface can not only be supported ultrahigh resolution and refresh rate, and has farther transmission range, better Electro Magnetic Compatibility, and therefore the liquid crystal module with the MIPI interface has become development trend.
Yet the testing apparatus of MIPI liquid crystal module need to be exported same MIPI test signal, but existing common liquid crystals module testing apparatus does not have this function, and the common liquid crystals module also continues to produce, its testing apparatus does not enter the replacement cycle yet will be continued to use.Although the module manufacturer also produces the MIPI liquid crystal module, in order to protect investment, to reduce production costs, can not eliminate existing equipment, again make a big purchase expensive MIPI module Special testing device in large quantities.In order to produce cheaply the MIPI liquid crystal module in enormous quantities within short-term and to guarantee its yields, just still reuse on a large scale existing common module testing apparatus.
Therefore, need a kind of technical scheme the LVDS vision signal of single LINK can be converted to the MIPI vision signal, common liquid crystals module testing apparatus can be tested the MIPI module by this conversion equipment.
Summary of the invention
The object of the present invention is to provide the LVDS vision signal of a kind of single LINK to be converted to MIPI vision signal method, it has characteristics simple to operate, that detection efficiency is high, cost is low.
For achieving the above object, the LVDS vision signal of single LINK that the present invention is designed is converted to MIPI vision signal method, and its special character is, comprises the following steps:
Step 1, the LVDS vision signal of single LINK is carried out to receiving demodulation, produce LVDS parallel demodulation data and LVDS pixel clock;
Step 2, described parallel demodulation data are carried out to video decode, generate the LVDS video source signal, described LVDS video source signal comprises LVDS video source data and LVDS video source synchronizing signal, and described LVDS pixel clock is converted into LVDS video source pixel clock;
Step 3, with described LVDS video source pixel clock, described LVDS video source signal is sampled and buffer memory, described LVDS video source signal is converted to rgb video signal; The process that described LVDS video source signal is converted to rgb video signal comprises: generate the rgb video clock, make the frequency of described rgb video clock identical with described LVDS video source pixel clock, with described rgb video clock read output signal from buffer area, isolate rgb video source data and rgb video synchronizing signal, the difference Sequential output, thus described rgb video signal formed together with described rgb video clock;
Step 4, described rgb video signal is converted to the MIPI vision signal.
Preferably, the LVDS vision signal of described single LINK comprises LVDS receive clock and LVDS data, and described LVDS data are by the transmission of LVDS data/address bus, and described LVDS data/address bus comprises some root holding wires, and every holding wire transmits the serial code signal; Described MIPI vision signal shows module for the MIPI of 4LANE type.
Preferably, before in described step 1, the vision signal of single LINK being carried out to receiving demodulation, according to the characteristic of the LVDS vision signal of single LINK that will receive, LVDS vision signal decoding parametric is set, synchronous mode is controlled parameter; Receive MIPI video conversion configurations parameter, the configuration operation and the MIPI that carry out the MIPI conversion process show the module initialization operation; Produce LVDS coding standard control signal, LVDS video color range bit wide control signal according to described LVDS vision signal decoding parametric; Control parameter generating LVDS synchronous mode control signal according to described synchronous mode; According to described MIPI video conversion configurations parameter generating MIPI conversion initialization command and MIPI module initialization command.
Preferably, the process of in described step 1, the vision signal of single LINK being carried out to receiving demodulation comprises: to the serial code signal in the LVDS vision signal of described single LINK of receiving be terminated respectively, demodulation, dynamic calibration, produce LVDS parallel demodulation data; The process of described termination comprises: LVDS terminating resistor coupling, LVDS signal level coupling, LVDS signal equalization and postemphasis, the signal buffering with rebuild; The process of described demodulation comprises: described LVDS receive clock is carried out to demodulation, produce the demodulation enable signal, serial code signal to described LVDS data is demodulated to separately parallel data respectively, and described LVDS receive clock is demodulated into described LVDS pixel clock simultaneously simultaneously.
Preferably, the process of in described step 2, described parallel demodulation data being carried out to video decode comprises: according to LVDS coding standard control signal and LVDS video color range bit wide control signal, by the LVDS pixel clock, described LVDS parallel demodulation data are decoded with the operation of sequential logic, recovered LVDS video source synchronizing signal and LVDS video source data signal.
Whether preferably, after forming described rgb video signal in described step 3, receive described LVDS synchronous mode control signal, detecting described rgb video signal is Low level effective, if described rgb video signal is Low level effective, by described rgb signal output; If described rgb video signal is that high level is effective, described rgb signal is transferred to after Low level effective described rgb signal output, send MIPI video conversion starting signal during output.
Preferably, the configuration operation of described execution MIPI conversion process and MIPI show that the module initialization operation comprises and receive after MIPI conversion initialization command the configuration operation of carrying out the MIPI conversion process, confirm to carry out again described MIPI module initialization command after configuration operation completes, and MIPI module initialization command is transferred to MIPI with the form of MIPI order shows module, complete the module initialization operation, send afterwards MIPI video conversion starting command when receiving described MIPI video conversion starting signal.
Preferably, by in the process of described rgb signal output, the processing that described rgb video clock is carried out comprises: the phase place to described rgb video clock is adjusted, make its effective edge along near can the center in described rgb video source data, carry out again de-jitter, when described rgb signal output, compare effective edge of the described rgb video clock after debounce is moved and the deviation between described rgb video source data center, and utilize time delay to do trim process so that effective edge of described rgb video clock and described rgb video source data center remain alignment.
Preferably, the process that in described step 4, described rgb video signal is converted to the MIPI vision signal comprises: the configuration operation and the MIPI that carry out the MIPI conversion process show that the described rgb video signal that starts to receive after the module initialization operation when receiving described MIPI video conversion starting command is converted to the MIPI video signal transmission to described MIPI demonstration module.
Beneficial effect of the present invention is:
(1) the present invention can be converted to the MIPI vision signal by the LVDS vision signal of single LINK.The present invention is by arranging, and to different qualities such as the multiple color range of LVDS vision signal, transmission means, coded systems, all can well mate.
(2) the LVDS vision signal of convertible 6,8,10 color ranges of the present invention, the convertible LVDS signal based on VESA and JEIDA transfer encoding, can be changed the LVDS transmission mode of single LINK, is applicable to the MIPI liquid crystal module of 4LANE type.
(3) the present invention is before use only by manually changing the toggle switch state applicable to different LVDS vision signals; Before the different MIPI liquid crystal module of application, need to receive MIPI video conversion configurations parameter by jtag interface.
(4) single FPGA(field programmable logic array for the present invention) chip just can be realized described repertoire; FPGA is a kind of programmable semicustom chip, can realize the synchronous processing of multilink video data, parallel conversion, can reach higher performance, not only working stability, realization are easily, and low price, avoided the problems such as design complexity because using various special chips to cause, poor stability, design cost height.
(5) video resolution that the present invention supports is higher, not only integrated level is high, reliable operation, antijamming capability are strong, and simple to operate, economical and practical, can not only promote the detection efficiency of MIPI liquid crystal module, reduce its equipment cost and production cost, also will further improve the universal of MIPI display device.
The accompanying drawing explanation
Fig. 1 is flow chart of the present invention;
Fig. 2 is block diagram of the present invention;
The circuit block diagram of the LVDS video reception unit that Fig. 3 a is single LINK in Fig. 2 and the LVDS video signal decoding unit of single LINK;
The circuit block diagram that Fig. 3 b is rgb video signal converting unit in Fig. 2, MIPI vision signal converting unit and video conversion configurations unit;
The circuit diagram that Fig. 4 is rgb video modular converter in Fig. 3 b;
The LVDS vision signal that Fig. 5 is single LINK is converted to the signal graph of rgb video signal;
In figure: 1. the LVDS video reception unit of single LINK, 1-1.LVDS video signal interface, 1-2.LVDS video reception termination module, 1-3.LVDS clock signal demodulation module, 1-4.LVDS the demodulated data signal module, 1-5.LVDS demodulation dynamic calibration module;
2. the LVDS video signal decoding unit of single LINK, 2-1.LVDS video data decoding module, 2-2.LVDS video synchronization signal decoder module;
3.RGB the vision signal converting unit, 3-1.RGB video clock generation module, 3-2.RGB video conversion module, 3-2-1.LVDS signal sampling, 3-2-2.DC-FIFO buffer memory, 3-2-3.RGB signal sampling, 3-3.RGB video clock output adjusting module, 3-4.RGB vision signal output module;
4.MIPI the vision signal converting unit, 4-1.MIPI register module, 4-2.MIPI vision signal modular converter, 4-3.MIPI liquid crystal display module connector;
5. video conversion configurations unit, the manual toggle switch of 5-1., 5-2.JTAG interface, 5-3.MIPI video conversion configurations module;
6.MIPI demonstration module.
Embodiment
Below in conjunction with the drawings and specific embodiments, the present invention is described in further detail.
As shown in Figures 1 to 5, the LVDS vision signal of a kind of single LINK of the present invention is converted to MIPI vision signal method, comprises the following steps:
The LVDS vision signal of single LINK comprises LVDS receive clock and LVDS data, and the LVDS data are by the transmission of LVDS data/address bus, and the LVDS data/address bus comprises some root holding wires, and every holding wire transmits the serial code signal; The MIPI vision signal shows module for the MIPI of 4LANE type.
The LVDS vision signal refers to take the general name of the signal that the LVDS electrical characteristic be to characterize, and has the combination of the signal of string of different video pixel color range, signal transfer encoding standard, signal transmission link mode.The LVDS video signal characteristic of the single LINK received comprises: the color range of the LVDS video source pixel of single LINK that receive (consisting of tri-kinds of color components of RGB) can have 6 or 8 or 10, each pixel is all according to VESA or the JEIDA coding standard of LVDS transmission of video, by stringization and be encoded into one group of homochromy component level number corresponding 3 or 4 or 5 s' data signal line forms one group of data/address bus, with the electrical form of LVDS, transmit.
According to the characteristic of the LVDS vision signal of single LINK that will receive, LVDS vision signal decoding parametric is set, synchronous mode is controlled parameter; Receive MIPI video conversion configurations parameter, the configuration operation and the MIPI that carry out the MIPI conversion process show the module initialization operation; Produce LVDS coding standard control signal, LVDS video color range bit wide control signal according to LVDS vision signal decoding parametric; Control parameter generating LVDS synchronous mode control signal according to synchronous mode; According to MIPI video conversion configurations parameter generating MIPI conversion initialization command and MIPI module initialization command.
LVDS vision signal decoding parametric comprises: LVDS video signal transmission coding standard has VESA and JEIDA; The pixel color component level of LVDS video source is wide 6,8,10; Synchronous mode is controlled parameter and is comprised high level effectively and Low level effective; MIPI video conversion configurations parameter comprises: the signal sequence of MIPI modular converter, transmission frequency, group pack mode, the display timing generator of MIPI liquid crystal display module, time delay Synchronization Control, initialization directive.By the manual toggle switch 5-1 in video conversion configurations unit 5, LVDS vision signal decoding parametric is set, by jtag interface 5-2, according to MIPI, shows that the type of module 6 receives MIPI video conversion configurations parameter.
Carry out the configuration operation of MIPI conversion process and MIPI and show that the module initialization operation comprises that MIPI video conversion configurations module 5-3 in video conversion configurations unit 5 receives after MIPI conversion initialization command the configuration operation of carrying out the MIPI conversion process, confirm to carry out again MIPI module initialization command after configuration operation completes, and MIPI module initialization command is transferred to liquid crystal module 6 with the form of MIPI order, complete the module initialization operation, when receiving the MIPI video conversion starting signal transmitted from rgb video signal converting unit 3, MIPI video conversion configurations module 5-3 sends MIPI video conversion starting command to MIPI vision signal converting unit 4 afterwards.
MIPI video conversion configurations module 5-3 first will receive MIPI conversion initialization command and write one by one in MIPI register module 4-1, read the state value of MIPI register module 4-1 after often writing an order, to guarantee that command execution completes, when confirm MIPI vision signal modular converter 4-2 complete configure and start normal operation after write again the order of MIPI demonstration module initialization register, the form that MIPI vision signal modular converter 4-2 is converted into the MIPI order is transferred to MIPI demonstration module 6, completes the module initialization operation.
Complete the configuration of decoding parametric, conversion parameter and produce corresponding control signal before the LVDS vision signal that receives single LINK.
Step 1, the LVDS vision signal of single LINK is carried out to receiving demodulation, produce LVDS parallel demodulation data and LVDS pixel clock;
The process of in step 1, the LVDS vision signal of single LINK being carried out to receiving demodulation comprises: to the serial code signal in the LVDS vision signal of single LINK of receiving be terminated respectively, demodulation, dynamic calibration, produce LVDS parallel demodulation data; The process of termination comprises: LVDS terminating resistor coupling, LVDS signal level coupling, LVDS signal equalization and postemphasis, the signal buffering with rebuild; The process of demodulation comprises: the LVDS receive clock is carried out to demodulation, produce the demodulation enable signal, the serial code signal of LVDS data is demodulated to separately to parallel data respectively, the LVDS receive clock is demodulated into the LVDS pixel clock simultaneously simultaneously.
The LVDS vision signal of single LINK receives by the LVDS video signal interface 1-1 in the LVDS video reception unit 1 of single LINK, then by LVDS video reception termination module 1-2, is terminated.Purpose to LVDS vision signal termination is: the LVDS video signal quality of guaranteeing single LINK of receiving is high, noiseless.The process of termination comprises: before receiving the LVDS vision signal of single LINK, carry out ESD(Electro Static Discharge static discharge) protective treatment disturbs with the strong discharge impact of eliminating moment, then carries out common-mode noise filtering processing to suppress line noise, to improve anti-electromagnetic interference capability.The distortion caused with the erasure signal transmission is processed in the impedance matching that is terminated when receiving signal, and also the additional interference of further erasure signal is carried out equilibrium and the processing of postemphasising to signal simultaneously, to eliminate the signal attenuation because loss was caused.Afterwards again to the signal Hyblid Buffer Amplifier, and reconstruct the LVDS vision signal of high-quality single LINK through the judgement of reference level.
LVDS clock signal demodulation module 1-3 carries out demodulation to the LVDS receive clock process of the LVDS vision signal of the single LINK by termination, and the LVDS data are carried out demodulation through LVDS demodulated data signal module 1-4.LVDS receive clock demodulating process is comprised: the LVDS receive clock is carried out after speed buffering to frequency multiplication operation and high-frequency clock conversion process, produce with the LVDS demodulation clock of LVDS data same frequency and with the LVDS receive clock with LVDS pixel clock, LVDS demodulation gating signal frequently, and output in the high-frequency clock network, make them there is very low delay and jitter, very strong driving force, guarantee reliable and stable the LVDS data to be carried out to demodulation.Also carry out the moving calibration of clock jitter removing when the LVDS receive clock is carried out to the frequency multiplication operation, think that the subsequent operation generation is not affected by input jiffer, stable frequency-doubled signal.
LVDS data demodulation process to single LINK comprises: to each data independently demodulation respectively in the LVDS serial data bus of single LINK, by each LVDS data-signal its phase delay half-bit bit period after the speed buffering input, make this data value that samples that the LVDS demodulation clock can be correct at the center of each LVDS data bit, and according to the demodulation gating signal, it is periodically blocked to the bunchiness data, doing string with the LVDS pixel clock again turns and processes the parallel demodulation data that obtain this LVDS signal, each LVDS demodulating data is merged into to the LVDS demodulating data.The demodulation that each LVDS holding wire is all run simultaneously, make each holding wire no matter how data all can the phase mutual interference not cause the demodulation mistake.Also carry out the data dithering removal calibration the LVDS data being carried out to demodulation simultaneously, to produce, not affected by input jiffer, reliable and stable demodulating data.Phase delay process in the data input is subject to LVDS data flow phase alignment signal controlling all the time, when the phase place between demodulation clock and LVDS data has deviation, the phase alignment signal is made its delay adjustment contrary with phase deviation on data delay half period basis, make data center align along maintenance with the sampling of demodulation clock all the time, guarantee correctly to sample data.When the demodulation gating signal is blocked serial data, the bit that is subject to byte-aligned moves calibrating signal and controls, and the start bit that makes it the parallel data that will cut apart moves on next serial data position.
For guaranteeing that bits per inch, according to correctness and the reliability of separating timing, carries out dynamic calibration by LVDS demodulation dynamic calibration module 1-5 to LVDS receive clock and each LVDS data respectively in demodulation.
Step 2, the parallel demodulation data are carried out to video decode, generate the LVDS video source signal, the LVDS video source signal comprises LVDS video source data and LVDS video source synchronizing signal, and the LVDS pixel clock is converted into LVDS video source pixel clock;
The process of in step 2, the parallel demodulation data being carried out to video decode comprises: convert the LVDS pixel clock to LVDS video source pixel clock by the global clock path.LVDS video synchronization signal decoder module 2-2 in the LVDS video signal decoding unit 2 of single LINK and LVDS video data decoding module 2-1 are respectively according to LVDS coding standard control signal and LVDS video color range bit wide control signal, by the LVDS pixel clock, LVDS parallel demodulation data are decoded with the operation of sequential logic, recovered LVDS video source synchronizing signal and LVDS video source data signal.
Because LVDS video signal transmission coding standard (VESA or JEDIA standard) is all supported the coding of 6 bits, 8 bits, 10 bit pixel color ranges, its LVDS video synchronization signal also together is encoded with video pixel data, and its coding rule separately is unique, therefore can obtain unique LVDS decoded video data according to LVDS video standard control signal and LVDS video bit wide control signal, thus demodulating data is decoded with the operation of sequential logic, recovered LVDS video source synchronizing signal and LVDS video source data signal.LVDS video source synchronizing signal comprises video level line synchronizing signal (Hsync), video perpendicualr field synchronizing signal (Vsync), video data useful signal (DE).
Step 3, with LVDS video source pixel clock, the LVDS video source signal is sampled and buffer memory, the LVDS video source signal is converted to rgb video signal; The process that the LVDS video source signal is converted to rgb video signal comprises: generate the rgb video clock, make the frequency of rgb video clock identical with LVDS video source pixel clock, with rgb video clock read output signal from buffer area, isolate rgb video source data and rgb video synchronizing signal, the difference Sequential output, thus rgb video signal formed together with the rgb video clock;
Rgb video modular converter 3-1 in rgb video signal converting unit 3 is combined into parallel data by LVDS video source synchronizing signal and LVDS video source data according to the form of " data, synchronizing signal ", with LVDS video source pixel clock, samples and writes buffer memory in DC-FIFO.Rgb video clock generating module 3-2 produces the rgb video clock with LVDS video source pixel clock same frequency, samples in LVDS signal sampling 3-2-1 with LVDS video source pixel clock, and writes buffer memory in DC-FIFO buffer memory 3-2-2; Rgb signal sampling 3-2-3 reads parallel data with the rgb video clock, and isolates rgb video source data and rgb video synchronizing signal, thereby completes conversion process.
With DC-FIFO buffer memory 3-2-2 buffer memory the time, need the certain data volume of buffer memory to occur that with the delay of canceling DC-FIFO id reaction and LVDS signal transfer rate the caused read-write speed of fluctuation has fine difference (this fluctuation only causes that the data transmission rate that current video is capable changes, at line blanking period without affecting).
After forming rgb video signal, receiving LVDS synchronous mode control signal, whether be Low level effective, if rgb video signal is Low level effective, rgb signal is exported if detecting rgb video signal; If rgb video signal is that high level is effective, rgb signal is transferred to after Low level effective rgb signal output, send MIPI video conversion starting signal during output.
By in the process of rgb signal output, the processing of the rgb video clock being carried out with rgb video clock output adjusting module 3-3, comprise: the phase place to the rgb video clock is adjusted, make its effective edge along near can the center in the rgb video source data, carry out again de-jitter, when rgb signal is exported, compare effective edge of the rgb video clock after debounce is moved and the deviation between rgb video source data center, and utilize time delay to do trim process so that effective edge of rgb video clock and rgb video source data center remain alignment.
Due to rgb video data and rgb video clock synchronous, therefore the rgb video clock phase of input is postponed to half clock cycle as the RGB clock signal, make it effectively along near can the center in the rgb video data, thereby guarantee that follow-up conversion operations is by this clock RGB data of correctly sampling, this signal carries out de-jitter more afterwards, and by the high speed signal interface assembly of rgb video signal output module 3-4, it is exported, to guarantee this output clock, higher stability and signal quality are preferably arranged.
When starting to export RGB data and synchronizing signal, postpone to produce MIPI video conversion starting signal after some rgb video clocks, start 4 work of follow-up MIPI vision signal converting unit, doing like this is in order to make MIPI vision signal converting unit 4 receive at the very start normal video data, improves the reliability of MIPI conversion.
Step 4, rgb video signal is converted to the MIPI vision signal.
The process that in step 4, rgb video signal is converted to the MIPI vision signal comprises: after MIPI video conversion configurations module 5-3 carries out the configuration operation and MIPI demonstration module initialization operation of MIPI conversion process, MIPI video conversion configurations module 5-3 sends MIPI video conversion starting command after receiving MIPI video conversion starting signal, after MIPI register module 4-1 in MIPI vision signal converting unit 4 receives MIPI video conversion starting command, the rgb video signal that MIPI vision signal modular converter 4-2 starts to receive is converted to the MIPI vision signal, be transferred to MIPI by MIPI liquid crystal display module connector 4-4 and show module 6.
Transfer process comprises: when starting to carry out the MIPI conversion configurations, MIPI vision signal modular converter 4-2 is configured operation according to the MIPI register command write, and these MIPI register command comprise: the order of MIPI conversion configurations, MIPI show module initialization command, the order of MIPI conversion and control; After configuration completes, show the module initialization command according to the MIPI of write register, MIPI vision signal modular converter 4-2 is converted to these orders respectively the MIPI command signal and is transferred to the MIPI demonstration module 6 that MIPI liquid crystal display module connector 4-4 connects, and makes MIPI show that module 6 carries out initialization operation; When the order of MIPI video conversion and control writes MIPI register module 4-1, MIPI vision signal modular converter 4-2 is converted to the MIPI video signal transmission by the rgb video signal of input and shows that to the MIPI be connected with MIPI liquid crystal display module connector 4-4 module 6 shows afterwards.
The present invention is not limited to above-mentioned execution mode; for those skilled in the art, also be considered as the protection range of patent of the present invention according to know-why of the present invention and scheme or some improvement of making, change, retouching, distortion, replacement under enlightenment of the present invention within.
The content be not described in detail in this specification, write a Chinese character in simplified form, term belongs to the known prior art of professional and technical personnel in the field.

Claims (9)

1. the LVDS vision signal of a single LINK is converted to MIPI vision signal method, it is characterized in that: comprise the following steps:
Step 1, the LVDS vision signal of single LINK is carried out to receiving demodulation, produce LVDS parallel demodulation data and LVDS pixel clock;
Step 2, described parallel demodulation data are carried out to video decode, generate the LVDS video source signal, described LVDS video source signal comprises LVDS video source data and LVDS video source synchronizing signal, and the LVDS pixel clock is converted into LVDS video source pixel clock;
Step 3, with described LVDS video source pixel clock, described LVDS video source signal is sampled and buffer memory, described LVDS video source signal is converted to rgb video signal; The process that described LVDS video source signal is converted to rgb video signal comprises: generate the rgb video clock, make the frequency of described rgb video clock identical with described LVDS video source pixel clock, with described rgb video clock read output signal from buffer area, isolate rgb video source data and rgb video synchronizing signal, the difference Sequential output, thus described rgb video signal formed together with described rgb video clock;
Step 4, described rgb video signal is converted to the MIPI vision signal.
2. the LVDS vision signal of single LINK according to claim 1 is converted to MIPI vision signal method, it is characterized in that: the LVDS vision signal of described single LINK comprises LVDS receive clock and LVDS data, described LVDS data are transmitted by the LVDS data/address bus, described LVDS data/address bus comprises some root holding wires, and every holding wire transmits the serial code signal; Described MIPI vision signal shows module for the MIPI of 4LANE type.
3. the LVDS vision signal of single LINK according to claim 1 is converted to MIPI vision signal method, it is characterized in that: before in described step 1, the vision signal of single LINK being carried out to receiving demodulation, according to the characteristic of the LVDS vision signal of single LINK that will receive, LVDS vision signal decoding parametric is set, synchronous mode is controlled parameter; Receive MIPI video conversion configurations parameter, the configuration operation and the MIPI that carry out the MIPI conversion process show the module initialization operation; Produce LVDS coding standard control signal, LVDS video color range bit wide control signal according to described LVDS vision signal decoding parametric; Control parameter generating LVDS synchronous mode control signal according to described synchronous mode; According to described MIPI video conversion configurations parameter generating MIPI conversion initialization command and MIPI module initialization command.
4. the LVDS vision signal of single LINK according to claim 2 is converted to MIPI vision signal method, it is characterized in that: the process of in described step 1, the LVDS vision signal of single LINK being carried out to receiving demodulation comprises: to the serial code signal in the LVDS vision signal of described single LINK of receiving be terminated respectively, demodulation, dynamic calibration, produce LVDS parallel demodulation data; The process of described termination comprises: LVDS terminating resistor coupling, LVDS signal level coupling, LVDS signal equalization and postemphasis, the signal buffering with rebuild; The process of described demodulation comprises: described LVDS receive clock is carried out to demodulation, produce the demodulation enable signal, serial code signal to described LVDS data is demodulated to separately parallel data respectively, and described LVDS receive clock is demodulated into described LVDS pixel clock simultaneously simultaneously.
5. the LVDS vision signal of single LINK according to claim 3 is converted to MIPI vision signal method, it is characterized in that: the process of in described step 2, described parallel demodulation data being carried out to video decode comprises: according to LVDS coding standard control signal and LVDS video color range bit wide control signal, by LVDS video source pixel clock, described LVDS parallel demodulation data are decoded with the operation of sequential logic, recover LVDS video source synchronizing signal and LVDS video source data signal, the LVDS pixel clock is converted to LVDS video source pixel clock.
6. the LVDS vision signal of single LINK according to claim 3 is converted to MIPI vision signal method, it is characterized in that: after forming described rgb video signal in described step 3, receive described LVDS synchronous mode control signal, whether detect described rgb video signal is Low level effective, if described rgb video signal is Low level effective, by described rgb signal output; If described rgb video signal is that high level is effective, described rgb signal is transferred to after Low level effective described rgb signal output, send MIPI video conversion starting signal during output.
7. the LVDS vision signal of single LINK according to claim 3 is converted to MIPI vision signal method, it is characterized in that: the configuration operation of described execution MIPI conversion process and MIPI show that the module initialization operation comprises and receive after MIPI conversion initialization command the configuration operation of carrying out the MIPI conversion process, confirm to carry out again described MIPI module initialization command after configuration operation completes, and MIPI module initialization command is transferred to MIPI with the form of MIPI order shows module (6), complete the module initialization operation, send afterwards MIPI video conversion starting command when receiving described MIPI video conversion starting signal.
8. the LVDS vision signal of single LINK according to claim 7 is converted to MIPI vision signal method, it is characterized in that: by the process of described rgb signal output, the processing that described rgb video clock is carried out comprises: the phase place to described rgb video clock is adjusted, make its effective edge along near can the center in described rgb video source data, carry out again de-jitter, when described rgb signal output, compare effective edge of the described rgb video clock after debounce is moved and the deviation between described rgb video source data center, and utilize time delay to do trim process so that effective edge of described rgb video clock and described rgb video source data center remain alignment.
9. the LVDS vision signal of single LINK according to claim 7 is converted to MIPI vision signal method, it is characterized in that: the process that in described step 4, described rgb video signal is converted to the MIPI vision signal comprises: the configuration operation and the MIPI that carry out the MIPI conversion process show that the described rgb video signal that starts to receive after the module initialization operation when receiving described MIPI video conversion starting command is converted to the MIPI video signal transmission and shows module (6) to described MIPI.
CN201310442031.8A 2013-09-25 2013-09-25 The LVDS video signal of single LINK is converted to MIPI video signal method Active CN103491336B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201310442031.8A CN103491336B (en) 2013-09-25 2013-09-25 The LVDS video signal of single LINK is converted to MIPI video signal method

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201310442031.8A CN103491336B (en) 2013-09-25 2013-09-25 The LVDS video signal of single LINK is converted to MIPI video signal method

Publications (2)

Publication Number Publication Date
CN103491336A true CN103491336A (en) 2014-01-01
CN103491336B CN103491336B (en) 2016-08-24

Family

ID=49831263

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201310442031.8A Active CN103491336B (en) 2013-09-25 2013-09-25 The LVDS video signal of single LINK is converted to MIPI video signal method

Country Status (1)

Country Link
CN (1) CN103491336B (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104202552A (en) * 2014-08-21 2014-12-10 武汉精测电子技术股份有限公司 Method and device for achieving dual-mode mobile industry processor interface (MIPI) signals through bridge chip
CN104836975A (en) * 2015-05-26 2015-08-12 武汉精测电子技术股份有限公司 Method and device capable of enhancing signal output capacity of video converter board
CN104883528A (en) * 2015-06-05 2015-09-02 武汉精测电子技术股份有限公司 Method and system for converting LVDS (low-voltage differential signaling) video signals into 4Lane V-BY-ONE video signals
CN104952421A (en) * 2015-07-13 2015-09-30 武汉精测电子技术股份有限公司 Method and system for generating MIPI (mobile industry processor interface) signals for MIPI module detection
CN106157859A (en) * 2016-09-27 2016-11-23 京东方科技集团股份有限公司 For detecting the method and device of Low Voltage Differential Signal
CN109036276A (en) * 2018-09-25 2018-12-18 深圳市峰泳科技有限公司 A kind of Micro-OLED miniscope driving circuit
CN109672838A (en) * 2018-12-17 2019-04-23 深圳市永诺摄影器材股份有限公司 Data conversion device and image delivering system
CN112148661A (en) * 2020-09-30 2020-12-29 维沃移动通信有限公司 Data processing method and electronic equipment
CN114245029A (en) * 2021-12-20 2022-03-25 北京镁伽科技有限公司 FPGA-based data stream processing method and device and PG equipment

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011163138A1 (en) * 2010-06-22 2011-12-29 Qualcomm Mems Technologies, Inc. Apparatus and methods for processing frames of video data upon transmission across a display interface using a block- based encoding scheme and a tag id
CN102340677A (en) * 2010-07-16 2012-02-01 康佳集团股份有限公司 Method for integrating various image signals in digital television and digital television
CN102385850A (en) * 2010-08-31 2012-03-21 中国长城计算机深圳股份有限公司 Signal transformation circuit and digital signal display device
CN102789073A (en) * 2012-03-08 2012-11-21 无锡博一光电科技有限公司 Testing method for MIPI liquid crystal screen
CN203054102U (en) * 2012-11-22 2013-07-10 深圳市视景达科技有限公司 MIPI-interface LCD screen detection device

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011163138A1 (en) * 2010-06-22 2011-12-29 Qualcomm Mems Technologies, Inc. Apparatus and methods for processing frames of video data upon transmission across a display interface using a block- based encoding scheme and a tag id
CN102340677A (en) * 2010-07-16 2012-02-01 康佳集团股份有限公司 Method for integrating various image signals in digital television and digital television
CN102385850A (en) * 2010-08-31 2012-03-21 中国长城计算机深圳股份有限公司 Signal transformation circuit and digital signal display device
CN102789073A (en) * 2012-03-08 2012-11-21 无锡博一光电科技有限公司 Testing method for MIPI liquid crystal screen
CN203054102U (en) * 2012-11-22 2013-07-10 深圳市视景达科技有限公司 MIPI-interface LCD screen detection device

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104202552B (en) * 2014-08-21 2017-09-05 武汉精测电子技术股份有限公司 The method and apparatus that both of which MIPI signals are realized by bridging chip
CN104202552A (en) * 2014-08-21 2014-12-10 武汉精测电子技术股份有限公司 Method and device for achieving dual-mode mobile industry processor interface (MIPI) signals through bridge chip
CN104836975A (en) * 2015-05-26 2015-08-12 武汉精测电子技术股份有限公司 Method and device capable of enhancing signal output capacity of video converter board
CN104836975B (en) * 2015-05-26 2019-01-01 武汉精测电子集团股份有限公司 The method and apparatus of video rotating plate output signal ability can be enhanced
CN104883528A (en) * 2015-06-05 2015-09-02 武汉精测电子技术股份有限公司 Method and system for converting LVDS (low-voltage differential signaling) video signals into 4Lane V-BY-ONE video signals
CN104952421B (en) * 2015-07-13 2018-04-24 武汉精测电子集团股份有限公司 A kind of method and system for generating the MIPI signals for being used for the detection of MIPI modules
CN104952421A (en) * 2015-07-13 2015-09-30 武汉精测电子技术股份有限公司 Method and system for generating MIPI (mobile industry processor interface) signals for MIPI module detection
CN106157859A (en) * 2016-09-27 2016-11-23 京东方科技集团股份有限公司 For detecting the method and device of Low Voltage Differential Signal
US10705140B2 (en) 2016-09-27 2020-07-07 Boe Technology Group Co., Ltd. Method and device for detecting low voltage differential signal
CN109036276A (en) * 2018-09-25 2018-12-18 深圳市峰泳科技有限公司 A kind of Micro-OLED miniscope driving circuit
CN109672838A (en) * 2018-12-17 2019-04-23 深圳市永诺摄影器材股份有限公司 Data conversion device and image delivering system
CN109672838B (en) * 2018-12-17 2021-08-20 深圳市永诺摄影器材股份有限公司 Data conversion device and image transmission system
CN112148661A (en) * 2020-09-30 2020-12-29 维沃移动通信有限公司 Data processing method and electronic equipment
CN114245029A (en) * 2021-12-20 2022-03-25 北京镁伽科技有限公司 FPGA-based data stream processing method and device and PG equipment
CN114245029B (en) * 2021-12-20 2023-08-01 北京镁伽科技有限公司 FPGA-based data stream processing method and device and PG equipment

Also Published As

Publication number Publication date
CN103491336B (en) 2016-08-24

Similar Documents

Publication Publication Date Title
CN103475840A (en) Method for switching four-LINK LVDS video signals into MIPI video signals
CN103491336A (en) Method for converting single-LINK LVDS video signal into MIPI video signal
CN103475841A (en) Method for converting LVDS video signals into 8 LANE horizontally-split-screen MIPI video signals
CN203574772U (en) Device for converting single-LINK LVDS video signal into MIPI video signal
CN103475842A (en) Method for converting LVDS video signals into MIPI video signals
CN103581600A (en) Method for converting LVDS video signal into 8 LANE odd-even split screen MIPI video signals
CN103475843A (en) Method for converting double-LINK LVDS video signals into MIPI video signals
CN203691524U (en) Device for converting double LINKLVDS video signals to MIPI video signals
KR102025026B1 (en) Method and system for converting LVDS video signal to DP video signal
CN203574773U (en) Device for converting LVDS video signal into 8LANE left-and-ring split screen MIPI video signal
CN203504677U (en) Device for converting LVDS video signal into MIPI video signal
CN104954723A (en) Method and system for converting LVDS (low-voltage differential signaling) video signals into 1LANE DP (display port) video signals
CN104469351A (en) Method for detecting LVDS video signals generated by video source
CN105472288A (en) Device and method for single-path to multiple-path conversion of V-BY-ONE video signals
CN104967808A (en) Method and system converting LVDS video signals to 2LANE DP video signals
CN105049773A (en) Method of transforming LVDS video signal into DP video signal and system of transforming LVDS video signal into DP video signal
CN105704418A (en) Device and method of converting MIPI image signals into LVDS (Low-Voltage Differential Signaling) image signals
CN104469353A (en) Device for detecting quality of LVDS video signals
CN203503282U (en) Four-link device for converting LVDS video signal into MIPI video signal
CN105472287A (en) Device and method for single-path to multiple-path conversion of single path of HDMI video signals
CN104935859A (en) Method and system for converting LVDS video signals into V-BY-ONE video signals suitable for 32 Lane
CN104853133A (en) Method and system for converting LVDS video signals into 8Lane V-BY-ONE video signals
CN204652546U (en) For LVDS being converted to the system of V-BY-ONE vision signal
CN105025291A (en) Method and device for generating TTL video signal
CN203691525U (en) Device for converting LVDS video signal to 8LANE odd-even split screen MIPI video signals

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant