CN103219308B - 具有可重定路径管芯间通信的多芯片模块 - Google Patents
具有可重定路径管芯间通信的多芯片模块 Download PDFInfo
- Publication number
- CN103219308B CN103219308B CN201210595229.5A CN201210595229A CN103219308B CN 103219308 B CN103219308 B CN 103219308B CN 201210595229 A CN201210595229 A CN 201210595229A CN 103219308 B CN103219308 B CN 103219308B
- Authority
- CN
- China
- Prior art keywords
- connections
- module
- redundant
- groups
- defective
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2853—Electrical testing of internal connections or -isolation, e.g. latch-up or chip-to-lead connections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5382—Adaptable interconnections, e.g. for engineering changes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
- H01L22/22—Connection or disconnection of sub-entities or redundant parts of a device in response to a measurement
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16235—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1431—Logic devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15192—Resurf arrangement of the internal vias
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Semiconductor Integrated Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Maintenance And Management Of Digital Transmission (AREA)
- Tests Of Electronic Circuits (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/339,130 | 2011-12-28 | ||
| US13/339,130 US8895981B2 (en) | 2011-12-28 | 2011-12-28 | Multichip module with reroutable inter-die communication |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN103219308A CN103219308A (zh) | 2013-07-24 |
| CN103219308B true CN103219308B (zh) | 2019-12-13 |
Family
ID=47469790
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201210595229.5A Active CN103219308B (zh) | 2011-12-28 | 2012-12-27 | 具有可重定路径管芯间通信的多芯片模块 |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US8895981B2 (enExample) |
| EP (1) | EP2610900A3 (enExample) |
| JP (1) | JP6358774B2 (enExample) |
| CN (1) | CN103219308B (enExample) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9030227B1 (en) * | 2013-08-20 | 2015-05-12 | Altera Corporation | Methods and apparatus for providing redundancy on multi-chip devices |
| KR20150043045A (ko) * | 2013-10-14 | 2015-04-22 | 에스케이하이닉스 주식회사 | 반도체 장치 |
| JP6398451B2 (ja) | 2014-08-11 | 2018-10-03 | 富士通株式会社 | 半導体回路装置および半導体回路装置の試験方法 |
| JP6488699B2 (ja) | 2014-12-26 | 2019-03-27 | 富士通株式会社 | 試験回路および試験回路の制御方法 |
| US10082541B2 (en) | 2015-06-11 | 2018-09-25 | Altera Corporation | Mixed redundancy scheme for inter-die interconnects in a multichip package |
| US10064276B2 (en) * | 2015-10-21 | 2018-08-28 | Adventive Ipbank | 3D bendable printed circuit board with redundant interconnections |
| US20220244323A9 (en) * | 2018-06-01 | 2022-08-04 | Lexmark International, Inc. | Magnetic Sensor Array Device Optimizations and Hybrid Magnetic Camera |
| US12452173B2 (en) * | 2023-12-19 | 2025-10-21 | Advanced Micro Devices, Inc. | Reduced mesh lane routing |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101009532A (zh) * | 2006-01-26 | 2007-08-01 | 国际商业机器公司 | 用于对出错消息进行路由的方法和设备 |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3301047B2 (ja) * | 1993-09-16 | 2002-07-15 | 株式会社日立製作所 | 半導体メモリシステム |
| US5701263A (en) * | 1995-08-28 | 1997-12-23 | Hyundai Electronics America | Inverse discrete cosine transform processor for VLSI implementation |
| US5905383A (en) * | 1995-08-29 | 1999-05-18 | Tektronix, Inc. | Multi-chip module development substrate |
| JPH11331374A (ja) * | 1998-05-20 | 1999-11-30 | Nec Corp | クロスバスイッチ装置及びその冗長化方法 |
| JP2002009156A (ja) * | 2000-06-16 | 2002-01-11 | Hitachi Ltd | 論理モジュール及び論理エミュレーション方法 |
| JP2003309183A (ja) * | 2002-04-17 | 2003-10-31 | Toshiba Corp | 半導体システム、半導体システムの接続テスト方法及び半導体システムの製造方法 |
| JP2004028885A (ja) * | 2002-06-27 | 2004-01-29 | Fujitsu Ltd | 半導体装置、半導体パッケージ及び半導体装置の試験方法 |
| US7124213B2 (en) * | 2003-09-30 | 2006-10-17 | International Business Machines Corporation | Device having spare I/O and method of using a device having spare I/O |
| US6991947B1 (en) * | 2004-03-22 | 2006-01-31 | Tushar Gheewala | Hybrid semiconductor circuit with programmable intraconnectivity |
| US7310758B1 (en) * | 2005-08-22 | 2007-12-18 | Xilinx, Inc. | Circuit for and method of implementing programmable logic devices |
| US7602056B2 (en) * | 2006-06-14 | 2009-10-13 | Intel Corporation | On-die termination method for multi-chip packages |
| US7475315B1 (en) * | 2007-01-10 | 2009-01-06 | Altera Corporation | Configurable built in self test circuitry for testing memory arrays |
| US8384417B2 (en) * | 2008-09-10 | 2013-02-26 | Qualcomm Incorporated | Systems and methods utilizing redundancy in semiconductor chip interconnects |
| US20130159587A1 (en) * | 2011-12-15 | 2013-06-20 | Aaron Nygren | Interconnect Redundancy for Multi-Interconnect Device |
-
2011
- 2011-12-28 US US13/339,130 patent/US8895981B2/en active Active
-
2012
- 2012-12-21 EP EP12198953.7A patent/EP2610900A3/en active Pending
- 2012-12-26 JP JP2012282703A patent/JP6358774B2/ja not_active Expired - Fee Related
- 2012-12-27 CN CN201210595229.5A patent/CN103219308B/zh active Active
-
2014
- 2014-10-16 US US14/516,527 patent/US9368451B1/en active Active
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101009532A (zh) * | 2006-01-26 | 2007-08-01 | 国际商业机器公司 | 用于对出错消息进行路由的方法和设备 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN103219308A (zh) | 2013-07-24 |
| EP2610900A2 (en) | 2013-07-03 |
| JP2013145554A (ja) | 2013-07-25 |
| EP2610900A3 (en) | 2016-12-14 |
| US9368451B1 (en) | 2016-06-14 |
| JP6358774B2 (ja) | 2018-07-18 |
| US8895981B2 (en) | 2014-11-25 |
| US20130168672A1 (en) | 2013-07-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN103219308B (zh) | 具有可重定路径管芯间通信的多芯片模块 | |
| US11741042B2 (en) | Scalable 2.5D interface circuitry | |
| US9106229B1 (en) | Programmable interposer circuitry | |
| US10825772B2 (en) | Redundancy scheme for multi-chip stacked devices | |
| US8179159B1 (en) | Configuration interface to stacked FPGA | |
| US9300298B2 (en) | Programmable logic circuit using three-dimensional stacking techniques | |
| US9577642B2 (en) | Method to form a 3D semiconductor device | |
| CN116438654A (zh) | 芯片堆叠中的时钟树布线 | |
| WO2021055038A1 (en) | Redundancy scheme for multi-chip stacked devices | |
| US20240213985A1 (en) | Systems And Methods For Configuring Signal Paths In An Interposer Between Integrated Circuits | |
| US20120169362A1 (en) | Multi-layer distributed network | |
| US7408380B1 (en) | Method and apparatus for a redundant transceiver architecture | |
| US20250192785A1 (en) | Techniques For Configurable Selection Between Hard Logic And Configurable Logic Gates | |
| US20240113014A1 (en) | Techniques For Shifting Signal Transmission To Compensate For Defects In Pads In Integrated Circuits | |
| US20240120302A1 (en) | Techniques For Arranging Conductive Pads In Electronic Devices | |
| US20240162189A1 (en) | Active Interposers For Migration Of Packages | |
| CN112148643A (zh) | 模块化集成电路装置中的分布式i/o接口 | |
| US20240356548A1 (en) | Output Driver Circuits And Methods With Hot-Socket Protection | |
| US20240111703A1 (en) | Techniques For Configuring Repeater Circuits In Active Interconnection Devices | |
| US20250226818A1 (en) | Techniques For Routing Between A Network-On-Chip And Multiplexer Circuits In A Central Region Of An Integrated Circuit | |
| TW202527683A (zh) | 具有面對面接合小晶片之總成 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| GR01 | Patent grant | ||
| GR01 | Patent grant |